Warpage Optimization of Printed Circuit Boards with Embedded Active and Passive Components

Member Download (pdf)

Importance of the properties during curing:
- Curing analysis has to be carried in a PCB level to improve understanding warpage mechanism. Specially it is very important in a laminating process due to cure shrinkage of PPG as a function of degree of cure.
- Therefore,it is strongly demanded that curing properties should be measured in material maker.
Embedding Material Combination:
- Large deformation at the embedding resin layer is more effective to reduce warpage of the embedded package.

Author(s)
Seunghyun Cho,Ryan Park,Norbert Galster,Juergen Kress
Resource Type
Slide Show
Event
IPC APEX EXPO 2013

Embedded Passive Technology

Member Download (pdf)

Embedded Passive Technology is a viable technology that has been reliably used in the defense and aerospace industry for over 20 years. Embedded Passive (Resistors and Capacitors) Technology have a great potential for high frequency and high density applications. It also provides better signal performance,reduced parasitic and cross talk. This paper summarizes the selection of resistor embedded materials,evaluations of resistive material (Phase 1) and duplication of a complex digital design (Phase 2). Phase 1 –resistive materials (Foil 25O/sq NiCr and 1kO/sq CrSiO) and resistive-Ply materials (25O/sq and 250O/sq NiP) were chosen for evaluation.
Phase 2 – Due to the high level of complexity and advance materials dielectric,the Digital Imaging Processor unit was chosen as an evaluation vehicle. Process Evaluation for embedded was used to determine present process gaps for laser trimming,fabrication material,raw board test and defining specifications for DFM and layout design.

Author(s)
Hikmat Chammas
Resource Type
Technical Paper
Event
IPC APEX EXPO 2013

Simulation of Embedded Components in PCB Environment and Verification of Board Reliability

Member Download (pdf)

Embedded components technology has launched its implementation in volume products demanding for highest miniaturization level. Small modules with embedded dies and passive components on the top side are mounted in hand held devices. Smart phones are the enablers for this new technology using the capabilities of embedded components. These modules have already shown a high level of reliability which has been a pre-requisite to get acceptance for volume products. Embedded dies are relative small with dimensions of about two by two millimeter and therefore all critical topics like the CTE mismatch of components and PCB materials,process die attachment are on a non-critical level. The roadmaps for the application development show a drastic increase of the complexity of the modules and in parallel increasing I/O numbers and die dimensions. Applications in the development pipeline show already die dimensions of seven by seven millimeter.
Based on this development roadmap a simulation project was started with the Material Center Leoben and Thales Global Services to evaluate the stress situation of embedded components and to build a thermo mechanical simulation model. The verification of this model was started by characterization of silicon dies and embedding of standardized components into PCB to get detailed stress parameters for these components. The next step of simulation deals with the simulation of embedding processes. Die assembly is the first process followed by the lamination process to form the embedded core. For the assembly process a DOE has been done to correlate the results with the simulation model.
All along the European funded FP7 HERMES*project huge efforts have been deployed in order to characterize the reliability of active and passive embedded chips,as well as packages assembled on the outer layers of the PCB . To achieve a high level of reliability of future complex modules using HERMES technology,work has been done to address different aspects like process optimization including different build-ups,best choice of base material,different size of active dice and design rules,knowledge of failure mode.
HERMES was successful closed in February 2012 and the final results of the HERMES embedding technology are shown in this paper. A dedicated test vehicle using a 4 (level of stacked µvia) +core +4 simulating a functional demonstrator have been manufactured and stressed under accelerated thermal cycling in the range -40°C/+125°C and under continuous monitoring.
This test vehicle includes embedded chips of different sizes,passive chips and BGA/QFN package assemblies on the external faces of the PCB. The design permits to isolate component (in daisy chain) and interconnections to facilitate the reliability and failure analysis. A detailed construction analysis of the manufactured boards has been done before to start the reliability test in order to have a reference.

Author(s)
Johannes Stahr,M. Morianz,M. Brizoux,A. Grivon,W. Maia
Resource Type
Technical Paper
Event
IPC APEX EXPO 2013

Quantitative Analysis of Corrosion Resistance for Electroless Ni-P Plating

Member Download (pdf)

An electroless nickel (EN) layer is frequently used in various industrial applications. Commonly it is used as the barrier layer in electroless nickel/immersion gold (ENIG) as a solderability preservative for the electronics industry. The finish provides excellent corrosion resistance and good solderability. A shortcoming of this process is the potential for a hyperactive corrosion of the nickel surface during immersion gold plating. The resultant defect displays itself as a gray or black appearance at the nickel/gold interface,known as “Black Pad” or “Black Line Nickel”. It is important to determine and control the corrosion properties of an EN deposit during an ENIG process to obtain high quality products. Unfortunately,quantitative analysis of corrosion resistance of the EN layer has not been established in the field of PCB. In this paper,an electrochemical method via sequential electrochemical reduction analysis (SERA) instrument to quantify the corrosion resistance of the EN deposit is proposed. The data obtained via the electrochemical method was analyzed and correlated to the deposit properties of the EN. The method is easy to use and can be applied for quantitative analysis in industrial EN processes.

Author(s)
Lei Jin,Jun Nable,Kesheng Feng,Lenora Toscano,Ernie Long
Resource Type
Technical Paper
Event
IPC APEX EXPO 2013

Reliability of Lead-Free LGAs and BGAs: Effects of Solder Joint Size,Cyclic Strain and Microstructure

Member Download (pdf)

An accelerated thermal cycle experiment comparing similarly constructed area array devices representing Land Grid Array
(LGA) and Ball Grid Array (BGA) technology with 0.254,0.30,and 0.40mm diameter SAC305 solder balls was performed. The devices were subjected to three thermal cycle conditions in order to promote 2nd level solder fatigue. Failure data was compared using Weibull analyses. The results show that time to failure is highly influenced by the package pitch and thermal cycle temperatures in a manner predicted by simple mechanics. However,there were instances in which the effect of solder ball size did not fit the traditional solder joint reliability model in which increasing solder joint standoff height improves reliability (i.e. more cycles to failure). A theory is proposed that substantial differences in SAC305 solder joint Sn grain morphology may explain,at least partially,the discrepancies and evidence to support this theory is presented.

Author(s)
Denis Barbini,Michael Meilunas
Resource Type
Technical Paper
Event
IPC APEX EXPO 2013

Assembly Materials for High Temperature Application

Member Download (pdf)

Based on the trend for new technology in the automotive market including high power modules for e-mobility,and a combination of logic and power which will be developed for the future market with economic,safety and reliability effects. One of the most important challenges are electrical systems and the realization of complete energy management. The connection between sensor,logic and control units,as well as power transmission for electrical vehicles,is the assembling technology for electronics (eAVT). This paper will discuss and show results of reliability with soft soldering alloys (based on lead free) for higher temperature (>125°C - 175°C) as well as possibilities for different applications. Therefore,it will present the basis of the material and the realization for processes for the e.AVT. Furthermore alternatives and development stages for temperature more than 200°C will be discussed.

Author(s)
Jörg Trodler
Resource Type
Technical Paper
Event
IPC APEX EXPO 2013

Method to Measure Intermetallic Layer Thickness and Its Application to Develop a New Equation to Predict Its Growth

Member Download (pdf)

Lead Free Technology has brought new materials and different quality concerns to the Electronics Industry. For that,the creation of new methods to determine the quality of materials is needed and preferred. Intermetallic compounds for example can grow faster in lead-free metallization and decrease the possibility to form good joints. For that,a new method to measure IMC layer thickness is presented. This new method uses a combination of X-Ray Fluorescence Method (XRFM) and Coulometric Stripping Method (CSM). XRFM is capable to measure percentage of elements and correlate the values to their layer thickness. This procedure makes XRFM not so suitable to measure intermetallic thickness when it is growing because the elements only combine each other and are not removed; therefore XRFM gives similar values in thin metallization layers of tin-copper with thick or thin IMC layer,for example. On the other hand,CSM removes pure element layer using an electrochemical depletion. The combination of both methods allows evaluating the IMC layer thickness in a more precise form. For validation of the method,SEM/EDX and Auger microanalyses were made to compare values. Besides,several experiments were carried over in several temperatures and reflow profiles to measure IMC growth in Chemical Tin PCB’s. The results were used to develop a more precise equation to predict the IMC growing. The new equation uses the Activation Energy depending on the IMC thickness.

Author(s)
Jose Servin
Resource Type
Technical Paper
Event
IPC APEX EXPO 2013

Voiding Mechanism and Control in Mixed Solder Alloy System

Member Download (pdf)

•Transition to Pb-free soldering is incomplete for high reliability or high temperature applications
•For those not fully converted into Pb-free,mixed system is common due to lack of some Pb-containing components
•Mixed system encountered voiding problem,particularly for BGA applications
•Miniaturization aggravate vulnerability of device toward voiding
•Unravel voiding mechanism of mixed system critical for DFR for solder joints

Author(s)
Yan Liu,Derrick Herron,Joanna Keck,Ning-Cheng Lee
Resource Type
Slide Show
Event
IPC APEX EXPO 2013

The Last Will and Testaments of Tin/Lead and Lead-free BGA Voids

Member Download (pdf)

Conclusions:
•Tin/Lead BGAs: The location of the void within the solder joint was the primary root cause for the loss of solder joint integrity.
•Lead-free BGAs: The statistical analysis and the metallographic cross-sectional analysis results revealed that the presence or size of the solder joint voids did not correlate to the loss of lead-free solder joint integrity.
•A single set of BGA solder joint void process control limits is applicable for both tin/lead and lead-free BGA solder joints

Author(s)
Dave Hillman,Dave Adams,Tim Pearson,Ross Wilcoxon,John Travis,David Bernard,Evstatin Krastev,Vineeth Bastin,Mario Scalzo,Bev Christian,Brandon Smith
Resource Type
Slide Show
Event
IPC APEX EXPO 2013