Effect of Conformal Coating on Tin Whisker Growth

Member Download (pdf)

This paper will present the testing performed to date by Lockheed Martin Missiles and Fire Control on Tin Whisker test coupons. Coupons are representative lead materials and are half coated with 3 different conformal coatings in 3 different thicknesses. Testing has been performed over two years at 50/50 temperature/humidity exposure. This paper will also describe the capability of automated conformal coating equipment to provide complete coating coverage of various packages.

Author(s)
Vijay Kumar,Linda Woody
Resource Type
Technical Paper
Event
IPC APEX EXPO 2007

Reflow Defects with Lead-Free Soldering Moisture Sensitive Components

Member Download (pdf)

Soldering with lead-free solders has become an international standard. A study conducted by the Dresden Technical University and rehm Anlagenbau examines which influences various parameters have on soldering results. The study
substantiated that,amongst other factors,the soldering atmosphere (nitrogen or air) and oven parameters have a significant influence on tombstoning. Excessively high soldering speeds cause more tombstones than lower speeds. Wetting results for the examined surface finishes (nickel-gold and immersion tin) depend upon the composition of the solder paste. Nitrogen in the soldering atmosphere significantly improves solder spreading.
The study also included ultrasonic examinations of various IC packages after reflow soldering. The tendency of the different packages to delaminate after convection soldering was compared with vapor phase and vacuum soldering.

Author(s)
Hans Bell,Wilfried Kolb,Heinz Wohlrabe,Roland Heinze
Resource Type
Technical Paper
Event
IPC APEX EXPO 2007

Lessons Learned About Laminates during Migration to Lead-Free Soldering

Member Download (pdf)

This paper provides a high-level overview of many of the key lessons learned thus far in working with PCB fabricators in qualifying laminate/fabrication processes that will yield fundamental printed circuit board (PCB) attributes that will meet IBM server reliability requirements,with the additional requirement of being subjected to the higher temperature processes required for mixed-solder assembly and for totally lead-free soldering. Special focus is placed upon
significant laminate integrity issues,the solutions of which will probably require far greater integration among different levels of the supply chain.

Author(s)
Wayne Rothschild,Joseph Kuczynski
Resource Type
Technical Paper
Event
IPC APEX EXPO 2007

Liquid Tin Corrosion and Lead Free Wave Soldering

Member Download (pdf)

Corrosion of solder pots and solder pot components in wave soldering equipment has been reduced with the introduction of corrosion resistant coatings and improved lead free solder alloys. The latest trends in protecting wave solder machine components from liquid metal corrosion by lead free solder alloys will be presented in order to provide guidelines for evaluating existing equipment as well as for purchasing new systems.
New lead free alloys are available that are less corrosive than earlier Sn/Ag and Sn/Cu alloys and can be utilized in older,unprotected equipment for a longer period of time. Cast iron,titanium alloys,and stainless steels coated with titanium nitride and Melonite QPQ are discussed and evaluated. Coatings and materials evaluations are based upon chemical,structural,and visual analysis along with field experience. Additionally,solder pot contamination sources,and tips on how to avoid contamination,are presented.

Author(s)
Jim Morris,Matthew J. O’Keefe,Martin Perez
Resource Type
Technical Paper
Event
IPC APEX EXPO 2007

Optimizing Pallet Materials for Long Life and Ease of Machining

Member Download (pdf)

This paper will present seven different materials used for the production of both wave solder and reflow solder pallets. The goal of this study will be for the purpose of depicting machining capabilities for depth,wall thickness,and
accuracy of machining for each of the seven materials presented. Additionally,a lead free wave pallet (used for a high running Printed Circuit Board (PCB) product) will be built out of each of the materials being tested. Each pallet will be
tested for the purpose of showing long-term wear effects over multiple heat cycle run times; monitoring pallet flatness for heat warping of the pallet; wall thickness changes; and,overall changes in surface condition. For the purposes of
this study,each of the materials used is listed in terms of basic material properties.

Author(s)
Raj Savara
Resource Type
Technical Paper
Event
IPC APEX EXPO 2007

Mass Reflow Assembly of 01005 Components

Member Download (pdf)

As the electronics assembly industry adjusts to building boards with 0201 components,the next level of shrinkage for chip components is just around the corner with the emergence of 01005s. A key objective of this work is to demonstrate assembly success using common 0201 build parameters of Type 3 solder paste and 4-mil stencil thickness. Stencil artwork strategies are implemented across 27 different pad designs to determine how assembly yield is influenced by aperture area ratio,component termination overlap level in paste,and tolerance to stencil defined misregistration levels. A pad design of 9 mils
wide by 11 mils long and separated from the opposite pad by 6 mils is recommended when printed with 9 mil wide by 10 mil long apertures to achieve acceptable print quality and high assembly yield results. A direct comparison of tombstone ratios for 0201 and 01005 resistor components assembled together shows that 01005s are more stable across a variety of profile atmospheres compared to 0201s.

Author(s)
Jeff Schake
Resource Type
Technical Paper
Event
IPC APEX EXPO 2007

Process Development for 01005 Lead-Free Passive Assembly: Stencil Printing

Member Download (pdf)

For some years now,an area ratio of 0.66 or greater has been the criterion for stencil apertures to achieve acceptable volume control in the printed solder paste “brick,” for small apertures Meeting this criterion,in the stencil printing process,has been a constant concern as the volume consistency of the solder paste brick is among the most critical metrics in determining high yields in the assembly process.
With the advent of 0201 and most recently 01005 passives components,meeting the area ratio target of 0.66 is a challenging task; especially with a 5 mil thick stencil and a Type 3 powder solder paste. These tiny passive technologies and minimalist IC packages like 0.4mm CSPs have created a need to re-evaluate the area ratio criterion of 0.66 and other related issues. In light of this need,we developed a series of designed experiments (DOEs) evaluating Type 3 and Type 4 solder pastes,varying aperture designs for 0201,01005 and 0.4 mm CSPs,and 3 and 4 mil thick laser cut and E-Fab stencils. In these experiments we determined optimum print parameters for the various combinations of pastes,components,aperture design,and stencil fabrication mentioned above. Our results also suggested new criteria for area ratios. We believe that with the concurrent implementation of lead-free assembly,this work could not be timelier.

Author(s)
Vatsal Shah,Rita Mohanty,Joe Belmonte,Tim Jensen,Ron Lasky,Jeff Bishop
Resource Type
Technical Paper
Event
IPC APEX EXPO 2007

A DOE to assess PCB fabrication material design and process using IST (Interconnect Stress Testing) to improve fine pitch BGA via reliability

Member Download (pdf)

During the development of a new medical imaging system,via quality was identified as a potentially source of infantile failures. Premature via failures were precipitated in a critical 14 layer board,specifically in the 0.8 mm BGA vias with an
aspect ratio of approximately 9:1. Failure analysis indicated two dominant failure mechanisms: dry film lock-in,and drill debris in the via barrel causing insufficient plating of the via sidewall. Dry-film lock-in was corrected by process control
improvements at the fab supplier. The fab material was identified as a major driver in the presence of drill debris in the via barrel.
To address these infant mortality issues and to demonstrate long term via reliability,IST testing was identified as an industry recognized tool to quickly assess fab reliability. Three parameters were identified as key variables in fine-pitch via quality and reliability: fab resin material,inclusion of non-functional pads (NFP),and type of drill machine at the fab supplier. A DOE was developed to understand the influence of these factors on overall via reliability. The following conclusions were observed. The lower CTE fab material outperformed the other fab materials in mean cycles to failure (CTF). In addition,an interesting result with NFPs was found. Contradictory to industry recommendations,the
presence of NFPs actually improved the mean CTF for the same material and process. The drill machine had little to no influence on CTF for the same material and design. In addition,at the lead-free preconditioning temperature,separation of the glass fiber bundles was observed in most of the materials tested. An understanding of this phenomenon and the other failure modes is critical to developing a robust lead-free fab.

Author(s)
Mahesh Narayanaswamy,Reinaldo Gonzalez
Resource Type
Technical Paper
Event
IPC APEX EXPO 2007

New Methods to Efficiently Test the Reliability of Plated Vias and to Model Plated Via Life from Laminate Material Data

Member Download (pdf)

This paper continues work by Sun Microsystems and the University of Maryland,CALCE[1] to predict plated through via life using laminate material properties,plated copper material properties,and the physical via geometry to model via life. The new method presented in this paper uses non-linear laminate material properties and a damage-fatigue model to predict the accumulated damage to a plated through via as it is thermally cycled through assembly and field life conditions.
Copper is a ductile metal so it is possible to construct a Log-Stress versus Log-Life plot that follows an Inverse Power Law (IPL).[2] The key to doing a Log-Stress versus Log-Life plot is developing the relationship of stress versus temperature of the laminate material. Use of a Log-Stress versus Log-Life plot allows increased testing efficiency since you can perform an accurate life analysis by testing at only the high and low temperature extremes. Once the Log-S versus Log-N plot is
constructed,it is possible to predict plated through via life over a wide range of temperatures. For this paper,we will use thermal cycle to failure test data obtained from Interconnect Stress Test (IST),[3] but the analytical methods developed apply equally to other thermal cycle methods like Highly Accelerated Thermal Shock (HATS)[4] and Air-to-Air Thermal Shock (AATS).
Last,a Finite Element Model simulation is conducted that uses material properties that are easy to obtain and is then validated against the large database from IST testing at multiple temperatures. Once the Finite Element Model validation is complete,the model is used to make assembly and field life predictions for two case studies involving thick,complex printed wiring boards.

Author(s)
Michael Freda,Donald Barker
Resource Type
Technical Paper
Event
IPC APEX EXPO 2007

Parylene as a Suppressant for Tin Whiskers Growth on Printed Circuit Boards

Member Download (pdf)

With the implementation of RoHS directives,pure tin plating is replacing lead in the tin-alloy used in the printed circuit boards and other worldwide electronics. Although use of tin provides a safer environment for electronic manufacturers and
helps meet the regulatory requirements,it is known to form tin whiskers,odd shape eruptions and dendrites that cause printed circuit boards or devices to fail. Research has been ongoing for decades in an attempt to understand and control the whisker formation with limited successes to date. Because of the RoHS requirements,efforts to find an appropriate solution to the tin whisker problem have increased significantly in the past couple of years. This paper reviews various options and presents a practical solution utilizing Parylene coating technology for suppressing the formation of metallic whiskers,OSEs and dendrites.
Parylenes are solvent and catalyst-free thin organic coatings that offer solutions to many existing protective,packaging and reliability challenges of electronic industry in part because of their excellent electrical,mechanical and barrier properties and chemical inertness. In addition,Parylenes truly conform to the parts due to their molecular level deposition characteristics. It has been observed that Parylene conformal coatings are more suitable for suppressing metallic whiskers than other conformal coatings or other proposed solutions.
This paper also highlights some key attributes of a recently commercialized Parylene HT that help mitigate the risk of metallic whiskers even further,particularly for electronics or PCBs used at higher temperature and high frequencies. Parylene HT offers long-term thermal stability at temperature exposures in excess of 350oC.

Author(s)
Rakesh Kumar
Resource Type
Technical Paper
Event
IPC APEX EXPO 2007