Rework Process Window and Microstructural Analysis for Lead-Free Mirrored Bga Design Points

Member Download (pdf)

Hot gas rework of BGAs with a mirrored BGA design configuration using SnAgCu based lead-free alloys is more challenging as compared to conventional SnPb techniques. Rework of BGAs using a conventional SnPb alloy system has historically required that mirrored BGA solder joints remain below the eutectic melt temperature of 183?C to avoid secondary (or partial) reflow of these mirrored solder joints. This requirement was traditionally established to maximize second level solder joint reliability performance of mirrored BGA devices. However,with the migration to SnAgCu based alloys,the approach of ensuring that mirrored BGA device solder joints also remain below the SnAgCu melting point (217?C) during hot gas rework operations presents a more difficult challenge. Increased conductive heat transfer rates through the printed circuit board (PCB) along with increased thermal exposures to adjacent surface mount components are impacts of elevated processing temperatures associated with the use of lead-free solders. As a result,secondary reflow of mirrored BGA solder joints is sometimes unavoidable – especially for thin PCB cross sections,ranging nominally from 0.050” to 0.062” (1.2 to 1.6mm).
The intent of this paper is to recommend changes in assembly materials and the process itself during hot gas rework of lead-free BGAs with a mirrored BGA configuration. The metallurgical analysis of final solder joint structures and the reliability performance of fully reflowed mirrored BGA devices will be reported. An eight month development effort indicates that mirrored SnAgCu BGA solder joints should be allowed to fully reflow when it is not possible to prevent mirrored solder joints from reaching onset melting (pasty range) temperatures. Thermo-mechanical solder joint reliability has shown improvement when these joints are processed above the alloy pasty range; when all attempts to remain below this range have been exhausted.

Author(s)
Matthew Kelly,Mitchell Ferrill,Polina Snugovsky,Rupen Trivedi,Gaby Dinca,Chris Achong,Zohreh Bagheri
Resource Type
Technical Paper
Event
IPC APEX EXPO 2009

Copper Pad Dissolution and Microstructure Analysis of Reworked Plastic Grid Array Assemblies

Member Download (pdf)

An experimental study was conducted to examine the impact of rework processes on quality and reliability. In this study,676 IO plastic ball grid array packages were assembled with Sn3.0Ag0.5Cu solder paste and eutectic SnPb solder paste. Selected parts on circuit boards were subjected to rework processes one time,three times and five times. X-ray inspection and environmental scanning electron microscope were used to investigate impact of part replacement on the ball grid array voids,the microstructure of intermetallic compound,and copper pads. Since the rework process includes multiple liquid solder state periods,it consumes more copper and makes the intermetallic compound growth trend an interesting topic. Copper pad dissolution was found in the samples after multiple rework processes. Lead-free assemblies consumed more copper than mixed assemblies because of higher concentration of Sn in lead-free solder. The thickness of intermetallic layer increased as the total rework time increased. Ultra thick intermetallic compound was found at the connection area between the copper pad and the copper trace after the rework processes were applied three times and five times,which may lead to reliability concerns.

Author(s)
Lei Nie,Michael Osterman,Michael Pecht
Resource Type
Technical Paper
Event
IPC APEX EXPO 2009

Long Term Reliability Analysis of Lead Free and Halogen Free Electronic Assemblies

Member Download (pdf)

The New England Lead Free Consortium,composed of many companies in the electronic supply chain in the regional area and chaired by the author; has embarked on an extensive long term reliability study of lead-free and halogen free electronic assemblies. Specialized PCB’s were built,assembled and reworked at the consortium member companies using multiple types of laminates,PCB surface finishes and various component types including through-hole and surface mount technology. The assemblies were examined for visual characteristics and subsequently tested for reliability using temperature cycling as well as vibration testing. All rework,reliability tests,and evaluations have used or will be using industry standards,methods and techniques for easy reference to other long term reliability studies. The studies will include comparison to a baseline of leaded electronic assemblies. This paper will outline results obtained so far into the long term reliability study.

Author(s)
Gregory Morose,Sammy Shina,Bob Farrell,Paul Bodmer,Ken Degan,David Pinsky,Karen Ebner,Amit Sarkhel,Richard Anderson,Helena Pasquito,Michael Miller,Louis Feinstein,Deb Fragoza,Eric Ren,Roger Benson,Charlie Bickford
Resource Type
Technical Paper
Event
IPC APEX EXPO 2009

Reliability and Microstructure of Lead-Free Solder Joints in Industrial Electronics after Accelerated Thermal Aging

Member Download (pdf)

The reliability of lead-free (LF) solder joints in surface-mounted device components (SMD) has been investigated after thermo-cycle testing. Kirkendall voids have been observed at the interface component/solder together with the formation of fractures. The evolution,the morphology and the elemental analysis of the intermetallic layer have been evaluated before and after the thermal treatment. Voids produced by the release of volatile species during the soldering process due to the application of flux were present. If compared with SnPb soldered systems,lead-free joints are characterized by larger and a higher amount of voids. In several electronic joints (ball grid arrays (BGA),surface-mounted device components (SMD),etc.) fractures developed after the thermal stresses generated during the accelerated thermal aging. Warpage of the PCB has also been observed. Backward and forward compatibility of SnPb and lead-free BGA connections has been performed on pads with an ENIG finish. The effect of the reflow peak temperature on the structure of the intermetallic layer has been assessed.

Author(s)
Francesca Scaltro,Mohammad H. Biglari,Alexander Kodentsov,Olga Yakovleva,Erik Brom
Resource Type
Technical Paper
Event
IPC APEX EXPO 2009

Bare Board Material Performance after Pb-Free Reflow

Member Download (pdf)

The High Density Packaging Users Group (HDPUG) consortia completed an extensive study of 29 different bare board material and stackup combinations and their associated performance after 6X Pb-free reflow at 260C. Data presented will focus on the air-air thermal cycling,IST testing and material survivability after Pb-free assembly reflow portions of this testing. Test board design aspects,manufacturing processes,Weibull analysis,and failure analysis data will be presented. The impact of plated through hole pitch on laminate integrity and how material properties relate to the results will be discussed.

Author(s)
Joe Smetana,Thilo Sack,Wayne Rothschild,Bill Birch,Kim Morton
Resource Type
Technical Paper
Event
IPC APEX EXPO 2009

Opening Eyes on Fiber Weave and CAF

Member Download (pdf)

The signal channels that link high speed processors to memory and various other peripherals,are limited by the inherent characteristics of the printed circuit board. These are what ultimately connect information to the outside world. One limiting factor is the effect of non-uniformity of the glass fiber distribution in the printed circuit substrate material,also known as fiber weave effect (FWE). FWE introduces signal skew and timing errors which place an upper limit on bit rate and trace length.
Using unique fabrication techniques and a proprietary low dielectric constant glass composition,a revolutionary glass fabric is presented that is essentially free of fiber weave effect while demonstrating inherently improved resistance to conductive
anodic filament (CAF) formation. Improved laminate performance is demonstrated with finite element modeling and HyperLynx simulations,and corroborated with dielectric property measurements on prototype substrates.
A printed circuit board using this material demonstrates superior signal integrity performance over the traditional glass-based
solution. By uniformly distributing glass fibers the maximum surface area becomes available to bond with the resin,which is
enhanced by direct application of a finish to provide a high quality interface between glass and resin. Two high profile performance issues,fiber weave effect and CAF,are addressed by a unique laminate reinforcement.

Author(s)
Russell Dudek,John Kuhn,Patricia Goldman
Resource Type
Technical Paper
Event
IPC APEX EXPO 2009

The Influence of Material Reactivity in Dk/Df Electrical Performance

Member Download (pdf)

Over the years,signal integrity performance and bandwidth gets more critical for today’s higher signal transmission speeds and bandwidth demand in every field of applications such as computing,multimedia,communication infrastructure and a variety of communication bus and cable like PCI express,SATA II and AGP bus for computer system. Base material electrical performance especially for dielectric loss will dominate signal communication behavior while communication speeds push up to 5~10Gbps.
Because one labors under the hypothesis of lead-free process compatibility,high Tg demand and thermal reliability concerns,the base resin system candidates for print circuit boards is limited. Basically,bisphenol-A novolac construction resin has been the mainstream resin in the market for years. Unfortunately,its characteristic restricts its dielectric loss performance . How can one further improve dielectric loss and signal integrity performance? Besides post-remedial measures in manufacturing technology like oxide treatment roughness,laminate construction,resin content,fabric weaving density,etc.,CCL resin system reactivity and the choice of catalyst system are two significant factors for electrical performance improvement beside the resin and hardener design. Our study shows that a resin system reactivity with and without optimization can make a difference of up to 20% gap in signal integrity performance.

Author(s)
Eric Liao
Resource Type
Technical Paper
Event
IPC APEX EXPO 2009

FLAT-WRAP™ A Novel Approach to Copper Wrap Plate

Member Download (pdf)

Copper Wrap Plate as specified in IPC 6012B table 3-2,is a requirement developed to enhance reliability for PCB’s designed with via structures that require planarization and surface capping. PCB’s built without wrap plating are more prone to failures associated with separation between the interconnection of the barrel copper to the surface copper. The improvement in reliability is a function of the copper wrap thickness,which supports the difference in IPC requirements for Class II and Class III programs. The general rule is “the thicker the wrap plating the better the reliability.” The increase in copper thickness,associated with wrap plating,however competes with the ability for PCB fabricators to manufacture products with high density and fine features. The general rule for manufacturing fine features is “the thinner the copper the better the manufacturability.”
The technology developed by DDI Corp. called FLAT-WRAP™ offers a copper wrap solution that does not require build-up of copper on the external surface of a filled plated hole. This allows the improvement in reliability without sacrificing the ability to manufacture designs with high density and/or fine features. This technology also facilitates,in process non-destructive copper thickness measurements and ensures consistency of copper wrap thickness across the entire board surface. In this technology,the external surface copper thickness of filled plated holes will control the copper wrap thickness. In Printed Circuit Board designs requiring multiple copper wraps,the benefits of this technology are even more evident.
This article examines the current process problems with copper wrap plate and discusses the benefits provided by the new technology with respect to manufacturing and reliability.

Author(s)
Rajwant Sidhu
Resource Type
Technical Paper
Event
IPC APEX EXPO 2009

Comparison of Thermal Fatigue Performance of SAC105 (Sn-1.0Ag-0.5Cu),Sn- 3.5Ag,and SAC305 (Sn-3.0Ag-0.5Cu) BGA Components with SAC305 Solder Paste

Member Download (pdf)

Many BGA and CSP component suppliers have begun shipment of components with a variety of “second generation” Pb-free solder ball alloys. Much of the motivation for the alloy changes has been to improve mechanical shock resistance. Several publications have established the improved performance of such 2nd level BGA/CSP sphere alloys; however,much less has been published regarding the thermal fatigue resistance of components with these new Pb-free ball alloys. As these components and alloys become mainstream,their use in situations where thermal fatigue resistance is critical to product life will become an important consideration. Therefore,an understanding of thermal fatigue performance for new alloys is necessary for OEM/ EMS/ ODM companies to make design and procurement decisions,and for component suppliers to
ensure the reliability of their products under a range of field use conditions.
In this study,the thermal fatigue performance under accelerated test conditions is compared for three common BGA ball alloys: SAC105,Sn-3.5Ag,and SAC305 as a control. Accelerated thermal cycle (ATC) testing was performed using 676 PBGA components with 1.0 mm pitch and electrolytic Ni/Au finished component pads. These components were assembled to high-temperature rated Cu-OSP coated printed circuit boards using SAC 305 solder paste,which represents one of the most common assembly practices in industry today. ATC testing was performed using the IPC-9701A TC1 condition of 0/100°C with 10-minute dwells (nominal); 3 different failure criteria were used in constructing the Weibull failure curves. The data indicate that SAC105 has the lowest thermal fatigue resistance among the alloys tested,with Sn-3.5Ag and SAC 305 having similar and superior performance. The impact of failure criterion on the Weibull curves is also presented. The
implications of these findings and areas for further study are discussed.

Author(s)
Gregory Henshall,Jasbir Bath,Sundar Sethuraman,David Geiger,Ahmer Syed,M.J. Lee,Keith Newman,Livia Hu,Dong Hyun Kim,Weidong Xie,Wade Eagar,Jack Waldvogel
Resource Type
Technical Paper
Event
IPC APEX EXPO 2009

Lead Free Process Development with Thick Multilayer PCBA Density in Server Applications

Member Download (pdf)

Although the EU RoHS legislation restricts the use of lead in electronics equipment,many high-end multi layer server printed circuit board assemblies (PCBAs) continue to be built with lead under the server equipment exemption. As the industry prepares to comply with the RoHS directive without the use of exemptions,several studies and research efforts continue to focus on expanding the lead free assembly process capabilities for these types of high density,thick PCBAs. In this space,a different approach is required to mitigate the often encountered technical challenges of a lead free process such as solder hole fill on PTH barrels,copper dissolution effects and reflow thermal profiling.
The additional thermal mass on thick heavy assemblies’ further narrows the process windows to achieve the temperature
profiles required. On these assemblies the printed circuit board thickness can often extend to over 0.130 inches with layer counts in excess of often 18 or more,comprising of 1 ounce and 2 ounce copper planes. These circuit board stack ups introduce an increased level of PTH solder hole fill difficulty which cannot be addressed by normal process optimization techniques. Furthermore during SMT reflow,the additional thermal mass from the PCB and number of large BGA devices generally increase the overall heat required in producing an optimized reflow profile condition to meet the solder joint attributes,while at the same time be constrained by the thermally sensitive components. These challenges requires new
approaches to achieve optimization which will need to be considered at the conceptual stage of board lay out and component selection.
This paper examines the effects of varying surface finishes,temperature sensitive component limitations,process parameters
and the resulting interactions that affect the solder attach attributes. The study includes characterization of solder joint
attributes from a time zero perspective and extends to accelerated temperature cycling with post stress characterization. Additionally,the intent of this work is to document the need to identify design and process options for applications where density and PCBA functions extends beyond the commercially developed lead free solutions.

Author(s)
L. G. Pymento,W.T. Davis,Ben Kim,Surangkana Umpo
Resource Type
Technical Paper
Event
IPC APEX EXPO 2009