#### **Determination of Copper Foil Surface Roughness from Micro-section Photographs**

#### Scott Hinaga Staff Engineer, PCB Technology Group Cisco Systems, Inc. Soumya De, Aleksandr Y. Gafarov, Marina Y. Koledintseva, James L. Drewniak, EMC Laboratory, Missouri University of Science & Technology Rolla, MO 65401

#### Abstract

Specification and control of surface roughness of copper conductors within printed circuit boards (PCBs) are increasingly desirable in multi-GHz designs as a part of signal-integrity failure analysis on high-speed PCBs. The development of a quality-assurance method to verify the use of foils with specified roughness grade during the PCB manufacturing process is also important.

Currently, there is no method for adequately quantifying roughness of a signal trace or a power/reference plane layer <u>within a finished PCB</u>. The measurement methods currently available can only be applied to the base foil, prior to its incorporation into a finished board, as they require direct access to the surface to be measured. In a PCB, this surface is not directly accessible, as it is encapsulated within the board, and attempting to expose the surface will necessarily damage or destroy both the board and the surface of interest.

This paper describes a method by which the surface roughness of a metal foil or conductor layer within a PCB may be determined from a microsectioned sample of the same. A small, non-functional area, e.g. a corner of the PCB, can be removed, and the surface roughness of the circuit layers can be assessed without impairing the function of the PCB.

In the proposed method, a conductor (a trace or a plane) in the microsectioned sample is first digitally photographed at high magnification. The digital photo obtained is then used as an input to a signal- and image-processing algorithm within a graphical user interface (GUI). The latter automatically computes and returns the surface roughness values of the layer photographed. The tool enables the user to examine the surface textures of the two sides of the conductor independently. In the case of a trace, the composite value of roughness, based on the entire perimeter of the trace cross-section can be calculated.

- 1. Introduction and Background
- 2. Sample Preparation
- 3. Roughness Measurement Technique
- 4. Factors Influencing Repeatability/Accuracy

#### **Introduction and Background**

Signal attenuation in transmission lines due to skin effect loss and surface roughness in copper conductors on printed circuit boards (PCBs) is a well-documented issue, confronting in particular designers of high-speed (>10 Gb/s) circuits [1-3]. Knowledge of copper roughness on PCBs is important for high-speed electronics, where accurate separating and modeling of conductor and dielectric losses at the design stage determine quality of the performance of designs [4]. To minimize the variation in channel loss within a large population of PCBs built by multiple board shops over an extended period of time and on a variety of different laminate materials, it has become a standard practice at many Original Equipment Manufacturers (OEMs), including Cisco, to attempt to control the surface roughness of copper foils through specification of the roughness grade on the fabrication drawing. Maximum roughness values for PCB circuit foils are governed by the appropriate industry specification for metal foils, IPC-4562A [5]. However, as demonstrated in our previous [6] and similar [7] papers, the roughness profile of an inner-layer trace is influenced not only by the grade of copper foil used on the laminate core material, but also by the oxide or alternative-oxide inner-layer tracement process applied by the PCB fabricator.

Existing measurement methods for conductor surface roughness may be applied to raw copper foil or a sheet of copper-clad core material, either in its original form or following circuitization (including inner-layer treatment). The traditional measurement method used in the PCB industry for over thirty years has been Stylus Profilometry, in which the movements of a mechanical stylus dragged in a straight line across the sample are used to calculate values of roughness [8]. More modern non-contact methods commercially available include Laser Profilometry [9], Atomic Force Microscopy [10] and White Light

Interferometry [11], which generate a three-dimensional image of the sample's target area, and are thus more representative of the surface profile than the linear measurement generated by a stylus.

However, all of these methods have an important prerequisite: the surface to be studied must be exposed (directly accessible) to the test instrument. Unfortunately for OEMs, in many cases, the first indication of a possible issue with copper surface roughness appears on a finished board, in the form of a signal-integrity test failure involving unexpectedly high channel loss. While high channel loss most assuredly results from sources other than conductor roughness, a complete root-cause failure analysis does mandate that the surface roughness of the trace(s) under test be accurately determined, so that excessive roughness can be eliminated as a contributing root-cause.

Additionally, in the case of a finished and assembled PCB, the circuit layers of concern are laminated within the board, and thus their roughness cannot be assessed by the commercial methods mentioned above. The abovementioned methods are applied today only to PCB components (raw foil and inner-layers) prior to the layer lamination step. Even if one attempts to separate and peel apart a laminated PCB to access the target layers, the surface micro-features of the inner-layer copper will be filled with the dielectric resin to which the foil was previously bonded, and measurement by the above methods will represent not the surface of the actual copper foil, but rather the residual resin adhering to the foil.

The only practical method of accessing an internal layer on a PCB is through micro-sectioning, a quick and inexpensive technique universal throughout the PCB industry. Microsectioning, recognized as an industry-standard technique, has been used for decades as a part of quality assurance in assessing PCB attributes such as hole quality, trace/dielectric dimensions, and plating thickness **[12]**. The ability to use micro sectioned slugs cut from a board to determine surface roughness of the inner-layers would thus be highly useful, building upon a capability already resident at the majority of PCB fabricators, contract manufacturers and electronics OEMs. With the requisite equipment and personnel already in place, such a technique could be deployed without further capital expenditure, as opposed to the previously-described methods which require specialized equipment whose initial cost may exceed \$100,000.

The measurement method described in this paper consists of a software tool which accepts as input a micro-photograph of a PCB micro section in, e.g., \*.jpg format. The photograph may be generated either by optical or scanning electron (SEM) microscope, as, for example, those in [4]. The pictures may be either monochrome or color. The contour of the target object (signal trace or reference plane) is determined by contrast enhancement between the metal layer, which is lighter in color and/or more reflective, and the surrounding dielectric, which is less reflective. Using the tool, the user is able to select the area of interest within the micro section photograph, and may analyze the top or bottom surface of a copper layer independently, or select the entire periphery of a trace to obtain a composite roughness value. A graphical user interface (GUI) is provided to assist the user in selecting the target area, and to display the measured values using the statistical definitions of roughness most commonly encountered in the PCB industry, viz. Ra, Rq (or Rrms), Rz, and Rt [4], [13].

The authors are aware of a feature within a currently-available image analysis software package [14], which is intended to achieve a similar end result. However this technique differs fundamentally from the one presented herein, since the technique [14] operates by superimposition of perpendicular grid lines within the microsection photograph and measurement of the length of such, rather than by boundary detection within the image as in our case.

#### **Sample Preparation**

Samples for the analysis consist of fairly small (3-10mm) slugs removed from a PCB by punching or routing. The X-Y coordinates of a slug are selected to capture target traces or planes as desired. The slug is encapsulated in a potting compound, typically epoxy-based, so that the copper layers of interest are perpendicular to the plane of view in the finished microsection plug. The surface to be viewed is ground past the zone of mechanical damage from the punching/routing of the slug, then polished to a high degree to ensure that the metal layers are reflective (shiny) and all surface scratches removed.

The plug is then placed on an optical microscope, suitable for micro-photography to produce photos, e.g., in \*.jpg format, of the target structures, utilizing the available lighting techniques (specular, diffuse, reflective, etc.) to maximize the contrast between the metal circuit feature and the surrounding dielectric. A typical optical microscope photo is shown Figure 1(a). Following the optical analysis, or in some cases instead of it, the plug may then be sputtered with a conductive layer for SEM photography. An SEM photo is presented in Figure 1(b). There are factors that influence the quality of the \*.jpg photo generated, such as the quality of the sample preparation and the microscope set-up. These aspects are discussed in detail in the subsequent sections of this paper. It should be noted that digital images need not be limited to \*.jpg format, but may include lossless formats as well, such as \*.bmp or \*.png, or formats such as \*.tif, which may be either lossless or compressed.



(a) (b) Figure 1: (a) Typical optical photo, (b) Typical SEM photo

#### **Roughness Measurement Technique**

The \*.jpg image is used as an input to the tool, which displays the photo on-screen, and requests the user to select the region of interest by using the cursor to draw a box around the target area. This step is intended to analyze the image based on the region of interest defined by a user, thereby reducing the computation time for the analysis. Alternatively, the user may select an object whose roughness will be characterized - in this case, it would be either the metal trace or plane. The area being analyzed necessarily consists of light (metal) and dark (dielectric) regions, and the algorithm uses the contrast information within the image to predict the metal/dielectric boundary. If the user is interested in a plane layer, the analyzed area will consist of a light region and a dark region separated by a roughly horizontal boundary, as is seen in Figure 1(b), where the lowest gray horizontal region spans across the image. If the user analyzes a trace, the boxed area will contain the roughly trapezoidal light-colored image of the trace surrounded entirely by the darker dielectric, as is seen in the center of Figure 1b.

The image-processing algorithm, as outlined in Figure 2, uses the pixel information (in grayscale format) embedded in the image to optimize the definable boundary between the light and dark regions. This is done by enhancing the contrast first, and then by analyzing the statistics (mean and variance) of the selected region. The contrast-enhanced image is shown in Figure 3(a). An iterative boundary detection scheme is used to find the boundary, which separates the metal (brighter) and non-metal (darker) regions within the selected region. All gray pixels are thus forced to either pure white (metal), or pure black (non-metal), generating a binary black-and-white image. The boundary between these regions defines the surface texture of the target. This can be seen in Figure 3(b), which shows the binary image obtained from the contrast enhanced image as in Figure 3(a). After obtaining the binary image, the boundary line is extracted as a pixel map into Cartesian coordinate data, based on the input from the user. Each pixel creates one data point. A sample of a bottom surface selected by a user is shown in Figure 3(b). Finally, a de-trending function is applied to eliminate any tilt present in the sample or photo.



Figure 2: Sequence of image processing steps



Figure 3: a) Contrast-enhanced SEM photo of sample target trace, b) The subsequent binary image.



Figure 4: Selection of bottom surface (zoomed), following binary conversion.

The coordinate dataset thus generated from the user-selected surface, e.g. the one shown in Figure 4, is functionally analogous to datasets which could be generated by different techniques, e.g., a two-dimensional stylus measurement, or a three-dimensional data set generated by one of the non-contact measurement methods for a planar slice.

The tool must be provided with a scale factor for the photo in order to tie the size of the peaks and valleys, in pixels, to actual measured distances in mils or microns. This may be in the form of the magnification factor for the \*.jpg, typically known when the photo is taken, as is shown in the lower right corner of Figure 1(b). An alternative method is to use the cursor to select or mark a scale bar incorporated into the \*.jpg followed by inputting the known length of the bar.

As shown in **[13,15]**, the parameters of peak-to-valley roughness (Rz), average roughness (Ra), and RMS roughness (Rrms) are all obtained by statistical manipulations applied to a base data set consisting of X-Y Cartesian coordinate data. This dataset is essentially a locus of measured points, which define an irregular line bearing numerous peaks and valleys. These three roughness parameters are calculated from simple mathematical expressions, and thus they are indifferent to the source of the base data. The calculated values are displayed by the GUI, as is illustrated in Figure 5.



Figure 5: Main screen with output of Rz, Ra, and Rrms values

While the primary motivation for developing the technique was to facilitate signal-integrity failure analysis on finished boards, there are additional uses for the tool as well.

First, the method can be used to verify that copper foil used in a given PCB corresponds to the roughness grade specified on the fabrication drawing, provided that the construction of the board calls for inner-layer cores of balanced copper foil construction. In such cases, a small, non-functional area, e.g., a corner, of the board may be removed without affecting the form, fit or function of an operational PCBA, such as a development or prototype board. As the copper planes in the vast majority of high-speed designs are brought out near the edges of the PCB, the surface texture of the planes may be analyzed to verify that roughness-compliant foil was supplied. The OEM may thus check the copper foil on the board independently, without waiting for the PCB fabricator to deliver retained micro section slugs or raw material traceability records. PCB fabricators, in turn, could use this method for the same purpose on micro sections of copper-clad core material. Again, these could be small corner samples which would not render the panel unusable.

Second, the tool may be used to examine the roughness imparted to a board by the PCB fabricator's oxide or oxidealternative inner-layer treatment process. If the same part number is being built by multiple PCB vendors, an analysis (on non-functional areas as above) can be made to numerically characterize the degree of roughness difference within the supply base, as it is highly likely that the various PCB makers will be using different chemical systems or variations of such. Periodically checking the same supplier over time may reveal roughness variation due to a change in the inner-layer treatment chemistry which might be otherwise unknown to the OEM end-user.

#### Factors Influencing Repeatability/Accuracy

Several factors are known to influence the repeatability and accuracy of this measurement method. They roughly fall into two groups: (1) factors related to the user's operation of the tool, and (2) factors related to the preparation of the micro section sample and \*.jpg photo.

The primary source of variation in measurements using the tool will be due to users' selection of different areas of the photographed surface, where the roughness may be non-uniform across the entire length of the sample. This source of variation is eliminated if users are instructed to select the entire visible object, e.g., a trace, or in the case of a plane, the entire boundary within the field of view. The second source of potential variation may be due to manually selecting the endpoints of the scale bar. This means that the X-Y coordinates marked by different users, even on the same \*.jpg, may vary by several pixels. To overcome this ambiguity, the software allows for capturing the target object in the same way as it does with the scale bar, in as much as the length of the scale bar is calculated without reliance on user judgment. However, for this option, it is required that the optical/SEM image contain a scale bar, as shown in the right-hand corner of Figure 1(b) (SEM image).

Preparation of the micro sectioned sample involves a number of variables, some of which can be easily optimized for obtaining the best possible quality of the \*.jpg photos. These variables can be summarized as

- orientation of the sample slug to the micro section surface;
- micro section plug preparation;
- magnification factor and sample image size;
- photographic quality (illumination, focus).

Orientation of a sample slug should be such that the PCB layers are normal to the measurement plane to eliminate any accuracy-impacting parallax error. Makers of micro section equipment provide a wide variety of sample clips that will keep the PCB slug vertically oriented during the epoxy potting process. The use of automated sample preparation equipment will ensure that the grind is uniform, and that the cross-section plane remains perpendicular to the PCB sample.

Micro section plug preparation is critical in several respects. First, removal of the sample from the PCB by punching or routing necessarily induces mechanical edge damage in the sample, often including deformation of the internal structures. Ensuring that the sample is ground past this zone into 'virgin' material is a step familiar to those properly trained in microsectioning technique.

The final polishing steps are critical in obtaining a sample which will yield high-quality images. Proper technique ensures removal of surface scratches, which by their contrast may introduce spurious data if they cross the light-dark boundary. Another well-known defect is edge rounding, in which the surface of the polished plug is slightly convex rather than flat. This defect is manifested by the inability to bring the entire target object into focus. For example, if the top surface of a trace is brought into sharpest focus, the bottom will be out of focus to some degree. Use of the hardest possible polishing surface, e.g., thin lapping film, or paper over a metal platen, vs. a soft polishing cloth, in this step will minimize edge rounding.

Choice of magnification factor and sample image size is also subject to user variation. Magnification factor is critical in that the surface roughness features, typically ranging from 1 to 10  $\mu$ m (Rz), must be substantially larger than the pixel size of the \*.jpg. Experimentally, it has been found that magnification factors of 100-250x are sufficient for the rougher foils, whose Rz is typically in the 7-10  $\mu$ m range, while ultra-low-profile foils with 1-2  $\mu$ m Rz are better sampled at 500-1000x. In any case, maximizing the size of the target object within the field of view also maximizes the size (length) of the available sample contour, thus improving its statistical validity. However, sometimes the size of the object. It has been experimentally observed that for optimum results, the trace/plane boundary the user intends to analyze should lie near the center of the photograph and occupy approximately 50% of the size of the image. This would ensure the detection of the finest features that might lie within the boundary. Typically, an 8"x6" sized image is used for this analysis.

In any attempt to use a 2-D measurement as a surrogate for a 3-D surface, a minimum sample length must be established in relation to the size of the features measured. This is needed to ensure that the length under consideration provides a statistically sufficient sample. This length will be shorter for ultra-low-profile foils with Rz values of 1-2  $\mu$ m as compared to standard-roughness foils, whose Rz is four to five times larger. Based on visual inspection of the images for surface roughness analysis, for the worst possible real-life case of Rz  $\approx$  9  $\mu$ m for example (see Figure 6), the sample length needed to provide a 99% confidence interval is approximately 350  $\mu$ m / 13 mils, which corresponds to about 20 correlation lengths  $\Lambda$  for the surface roughness function, as discussed in [4, 16]. As the majority of PCB traces are narrower than that, the issue may be overcome in two ways; first, the target trace may be micro-sectioned parallel to the trace; however, due to the difficulty in avoiding the edges of the trace, line widths narrower than 125  $\mu$ m / 5 mils may best be avoided. For such narrower traces, multiple readings may be taken from a single plug, with the target trace perpendicular, by re-grinding and repolishing after removing additional material in 0.01-0.05mm increments, as each successive step will expose new surface features. The measured R-values may then be averaged.



Figure 6: Sample SEM image with  $Rz \approx 9 \mu m$ 

Photographic quality of the \*.jpg is important in terms of focus and illumination level. A photo with good focus may be differentiated from one with poor focus in that the former has a lesser number of grayscale steps at the light-dark boundary. While the tool does achieve a sharp boundary by successive elimination of grayscales, starting off with the maximum contrast in the initial pixel map will improve the accuracy of the resolved border and also result in faster processing time. Good microscope technique and avoidance of edge rounding, as is mentioned earlier, are important factors in yielding well-focused photos. It is notably easier to obtain sharply-focused images with a SEM, as compared to an optical microscope.

The optical scope user controls illumination levels via the brightness of the lamp, by the choice of lighting technique (specular, diffuse, and reflective) and by the use or non-use of filters in the light path. The principle is always to maximize the contrast between the light and dark regions – a photograph either under- or over-illuminated will fall short in that respect. Due to the wide variety of microscope designs in the field, the best combination of lighting technique, illumination level and filtering will need to be determined on an individual basis.

A related problem may result from high levels of illumination in conjunction with diffuse lighting and a PCB resin system which is not opaque. Transparent or translucent resin adjacent to the surface under study may allow light to refract or reflect from copper features below the surface plane. Any spurious light which appears in the photo is detrimental to accurate determination of the light-dark border. On the other hand, in the case of a sample that has not been optimally cleaned and polished, it may at times be beneficial to capture the optical microscope image at reduced levels of illumination, thereby minimizing reflections from any surface defects on the metal.

SEM users may maximize contrast by adjustment of the anode voltage, and by ensuring that the sputtered conductive layer thickness and vacuum level are within specified limits.

It should be noted that all sources of variation previously noted will affect even optical roughness measurement techniques based on different operating principles, such as **[14]**. However, the method described herein has an additional requirement: the microsection sample must be free from foreign material contamination, e.g., dust particles, and fibers, lying on top of the light-dark border. Such contaminants, whose grayscale is different from either the copper, or the surrounding dielectric, disrupt the continuity of the light-dark pixel border, and may obscure critical features. Fortunately, loose debris can generally be easily removed from the surface of the microsection plug.

Another important source of variation, not related to the measurement method, is due to actual variation of the roughness level within the PCB - both across different layers, and across the X-Y coordinates within the same layer. These variations occur due to non-uniformity in the copper foil manufacturing process at the foil maker, and in the inner-layer surface treatment process in the PCB shop. For example, a round-robin gage study, in which a single board is passed around the various participants, each necessarily taking a microsection at a different location, would be confounded by any variation in roughness with X-Y position. Likewise, a study in which a single microsection plug of a 12-layer board is sent out without specific instruction as to which of the ten internal layers is to be measured, would be confounded by any differences in roughness between the various layers. The authors are currently unaware of any published data by the copper foil industry regarding inter- and intra-lot variation in roughness on the various grades of foil.

#### Conclusion

A method of determining the surface roughness of copper foils within a finished PCB is presented, in which measured values of foil roughness are derived from a digital microsection photo of the PCB layer under study. As compared to the existing industry-standard methods, which require costly and specialized equipment for surface analysis, the present method makes use of microsection capabilities already resident throughout the PCB industry. Furthermore, the method is applicable to circuit layers within a finished PCB, whereas existing techniques may be applied only to PCB component materials prior to lamination. The method uses grayscale resolution to define the pixel border between the light (metal) and dark (dielectric) areas of the photo, and then extracts this data into a Cartesian coordinate plot, from which standard definitions of surface roughness are calculated. Accuracy and repeatability of the method are affected by sample preparation and photographic technique. Some strategies for mitigating the known causes of variation are discussed.

#### Acknowledgements

This work was supported in part by a National Science Foundation (NSF) grant (#0855878) through the I/UCRC program. The authors would also acknowledge the Materials Research Center (MRC) of Missouri S&T for allowing use of their SEM equipment (Hitachi 570 and Hitachi 4700) for this study, and the invaluable help provided by Ms. Clarissa A.Wisner, an MRC electron microscope specialist.

#### References

[1] Y. Shlepnev, C. Nwachukwu, "Roughness characterization for interconnect analysis", - 2011 IEEE International Symposium on Electromagnetic Compatibility, Long Beach, CA, USA, August 17, 2011.

[2] P. G. Huray, O. Oluwafemi, J. Loyer, E. Bogatin, X. Ye "Impact of Copper Surface Texture on Loss: A Model that Works", DesignCon 2010

[3] G. Romo, C. Nwachukwu, R. Torres, S. Baek and M. Schauer, "Stack-up and Routing Optimization by understanding micro-scale PCB effects", DesignCon Expo 2011, paper 5-TA3.

[4] A. Koul, M.Y. Koledintseva, J.L. Drewniak, and S. Hinaga, "Differential extrapolation method for separating dielectric and rough conductor losses in printed circuit boards", IEEE Trans. Electromag. Compat., vol. 53, 2011, doi: 10.1109/TEMC.2010.2087341, pp. 1-13 (to be published).

[5] IPC, IPC-4562A - Metal Foil for Printed Wiring Board Applications, April 2008; Table 3-1

[6] S. Hinaga, M. Koledintseva, P. Anmula, and J. Drewniak, "Effect of Conductor Surface Roughness upon Measured Loss and Extracted Values of PCB Laminate Material Dissipation Factor", Proceedings of the Technical Conference, IPC Expo/APEX 2009, Mar.31–Apr.2, 2009, Las Vegas, USA, paper S20-2

[7] A. Ippich, "A Designed Experiment for the Influence of Copper Foils and Oxide Replacements on Impedance, DC Line Resistance and Insertion Loss", Proceedings of the Technical Conference, IPC Expo/APEX 2011, Apr. 9-14, 2011, Las Vegas, USA, paper S31-02

[8] IPC Test Methods Manual TM-650, method 2.2.17A; accessible at <u>http://www.ipc.org/ContentPage.aspx?pageid=Test-Methods</u>

[9] See for example: <u>http://www.solarius-inc.com/html/laserscan.html</u>

- [10] See for example: <u>http://www.home.agilent.com/agilent/product.jspx?nid=-33986.0&cc=US&lc=eng&pageMode=OV</u>
- [11] See for example: <u>http://www.bruker-axs.com/white\_light\_interferometric\_profilometers.html</u>
- [12] IPC Test Methods Manual TM-650, methods 2.1.1E and 2.1.1.2A
- [13] E. Degarmo, J. Black, R. Kohser, Materials and Processes in Manufacturing; 9th Ed. (2003), p. 223.

[14] Datasheet, Buehler OmniMet 86-3310 Surface Roughness Assessment Module, accessible at: http://www.buehler.com/productinfo/image\_analysis/pdfs/surface\_roughness.pdf

[15] T. Chi, T. Ballinger, and R. Olds, "Surface texture analysis using stylus profilers," VEECO, 2010. Available at: http://rpi.edu/dept/cie/mncr/documents/AN525\_Dektak\_Surface.pdf

[16] X.Gu, L. Tsang, and H. Braunish, "Modeling effects of random rough interface on power absorption between dielectric and conductive medium in 3D problem", IEEE Trans. Microw. Theory Techn., vol. 55, no. 3, pp. 511-517, March 2007

#### **Biographies**

**Scott Hinaga** holds the position of Staff Engineer in Cisco's PCB Technology Group, and is responsible for investigation and characterization of new laminate materials. He holds a B.S. from Stanford University, joined Cisco in 2004 and has PCB manufacturing and engineering management experience dating back to 1985.

**Soumya De** has been a graduate student (Ph.D) with the EMC Laboratory of Missouri University of Science and Technology since 2009. He holds a B.E. in Electronics Engineering from Nagpur University. Currently he is a co-op/intern with Cisco Systems, Research Triangle Park, North Carolina.

**Aleksandr Y. Gafarov** joined the EMC Laboratory of Missouri University of Science and Technology as a graduate (M.S.) student in Fall 2010, after he received his B.S. degree in Radio Physics and Electronics from Moscow Power Engineering Institute (Technological University), Moscow, Russia.

**Marina Y. Koledintseva**, Ph.D., has been a Research Professor at the Missouri University of Science and Technology, Electrical and Computer Engineering Department, since 2000. Before that she was a Senior Scientist and Associate Professor of Radio Engineering Department of Moscow Power Engineering Institute (Technical University), Moscow, Russia.

**James L. Drewniak**, Ph.D., since 1991 has been a Professor with the Missouri University of Science and Technology (MS&T), formerly known as UMR, Electrical and Computer Engineering Department. In 1995-2008 he was the co-director of the EMC Laboratory and the EMC Consortium. In 2002-2007 he was the Director of the Materials Research Center of the same University.



#### Determination of Copper Foil Surface Roughness from Microsection Photographs

Scott Hinaga Staff Engineer Cisco Systems, Inc. San Jose, CA



# I. Problem Statement II. New Test Method III. Validation

IV. Next Steps



## I. Problem Statement

## Copper Roughness – Why OEMs Care

TPS

PO" 2012 00

At the higher channel speeds where the use of expensive low-loss material is justified, the surface roughness of the inner layer traces is no longer negligible in contribution to total signal loss.

At high frequencies, any increased conductor loss due to roughness (resulting from shallower skin depth) offsets some of the dielectric loss reduction from the costly low-Df material.

Thus, if we do not control roughness, we can essentially turn...





#### Real-Life Example – Impact of Cu Foil Rz



|S21| insertion loss of an SI test card built by two PCB suppliers, one with **rough** traces and one with **smooth**.

#### 

#### **Origins of Cu Foil / Trace Roughness**

The PCB shop applies an **oxide coating** to top and side surfaces to maintain bond strength. Rougher surface = stronger bond.



**Bottom side of trace** is textured by the copper foil maker who supplies the laminate manufacturer. This texture is formed during mfg. of the foil itself.



#### **Types of Copper Foil and Rz values**

TPS

SI05 "O

- Standard ED Foil (typ. 7-8 µ roughness)
- VLP (Very Low Profile) foil ( 3-5 µ roughness)
  - Most RTF (reverse-treat foil) meets this standard
- HVLP / SVLP / DFF / PF foil ( ≤1.5 µ roughness)

Generically known as "ultra-low-profile foil"



#### **Types of Copper Foil – Definitions**

TPS

PO" 2012 00

**Standard** and **VLP** foil are defined by IPC-4562A as being > or < than  $5.1\mu$  Rz value.

**RTF** (Reverse Treated Foil) refers to a <u>manufacturing method</u> for the foil, as opposed to the preceding terms which refer to levels of surface roughness. *RTF has no defined roughness level.* The term "RTF" means that the foil is textured on both sides to improve innerlayer adhesion. *In practice*, the roughness of most RTF foil happens to overlap the VLP range, but can be higher.

**HVLP, SVLP, DFF and PFF** are proprietary terms used by the various foil makers. The generic industry term is "ultra-low-profile". This range is undefined by IPC, so has no official values, but all are <  $1.5\mu$  in practice.



#### How is Roughness Measured Today?

Current industry methods are based on profilometry. There are two broad classes:

#### **Contact (mechanical) methods**

TPS

PO" 2012 ON

- A stylus is dragged across the surface, and the peaks and valleys recorded.
- This is a one-dimensional measurement. Multiple readings in different directions will make it 2-D.
- Currently official as IPC TM-650 2.2.17A.

#### Non-contact methods

- Laser profilometry: 3D-map of an area on the surface.
- Alternatives: White-light interferometry or atomic-force microscopy (different methods, but similar output)
- Currently not recognized in TM-650.

#### APEX EXPO 2012 CANT TO CISCO

#### **Limitations of Current Methods**

Current methods applicable only to raw Cu foil, not to the interior foil surfaces of CCL, nor a finished PCB. *Industry requires a method usable on end products, for:* 

#### Verification of specified Cu roughness

- ...on retained CCL at laminate material makers
- ...at PCB fabricators' incoming inspection of CCL, and final inspection of PCBs
- ...due to surface texture imparted to innerlayer conductors by the PCB shop's oxide/Alt-Ox process

#### **Diagnosis of excessive loss in operating PCAs**

- ...during prototype debugging at OEMs' test labs
- ... in production functional test at EMS sites



#### **Limitations of Current Methods**

- Profilometry of any kind needs access to the inner-layer surface – *Not possible on a PCB or PCBA!*
- Even if one peels apart the PCB to expose the Cu surface, valleys in the Cu foil will be filled with epoxy resin – measurement will be completely meaningless.



#### **Advantage of Proposed Test Method**

TPS

PO 2012 0

# The main advantage is: Now one can measure Cu roughness on a **FINISHED PCBA** whose electrical signal loss was

higher than expected/modeled !



## II. New Test Method



#### **Numerical Definitions of Roughness**

TPS

**0**" 2012 ~~

- Whether the data is obtained by contact or laser methods, there are several ways to express roughness as a numeric value.
- There is no agreement in the industry as to which definition is preferred. This is a serious gap, which results in confusion and difficulty in comparing one foil to another.

#### **Definitions of Surface Roughness**

TPS

O" 2012 CAN

Across all the industries which require surface texture measurement, there are no less than **12** ways to define roughness...

Ra, Rmr, Rp, Rpc, Rq, Rrms, Rs, Rsm, Rt, Ry, Rz, R3z

All of these start with the same profilometric data set, then perform statistical manipulation to arrive at a numerical value for roughness.

In the electronics industry, the most commonly used of these are Rz, Ra, and Rrms.

## Definition of R<sub>z</sub>

#### Ten-Point Mean Roughness Rz

2015

A section of standard length is sampled from the mean line on the roughness chart. The distance between the peaks and valleys of the sampled line is measured in the y direction.Then, the average peak is obtained among 5 tallest peaks (Yp), as is the average valley between the 5 lowest valleys (Yv). The sum of these two values is expressed in micrometer ( $\mu$ m).

Tp;



Rz was historically favored by copper foil makers as stylus profilometry outputs most closely correspond to Rz.



## Definition of Ra

#### Arithmetical Mean Roughness Ra

2015

A section of standard length is sampled from the mean line on the roughness chart. The mean line is laid on a Cartesian coordinate system wherein the mean line runs in the direction of the x-axis and magnification is the y-axis. The value obtained with the formula on the right is expressed in micrometer  $(\mu m)$  when y=f  $(\chi)$ .

Tps

$$\operatorname{Ra} = \frac{1}{\varrho} \int_0^{\varrho} |f(x)| dx$$



Ra is favored for ultra-low-profile foils since these can't be measured by stylus. It more accurately represents the effect of roughness on conductor loss.



## Definition of Rrms

#### Root Mean Square Rrms

PO" 2012

Tps



Rrms is favored by SI modelers because it is more accurate than Ra in representing conductor loss effects from Cu roughness.

#### Cu Roughness Profile Extraction Tool

TPS

ション

IPC

**PO**" 2012 **O** 

| 🛃 Surface roughness profile extraction tool, v.1.0  |                                                                                                   |                          |                                           |                                    |                                                         |                   |         |                |       |                        |
|-----------------------------------------------------|---------------------------------------------------------------------------------------------------|--------------------------|-------------------------------------------|------------------------------------|---------------------------------------------------------|-------------------|---------|----------------|-------|------------------------|
| SURFACE ROUGHNESS PROFILE EXTRACTION<br>version 1.0 |                                                                                                   |                          |                                           |                                    |                                                         |                   | TOOL    |                |       |                        |
| File<br>File<br>Nat                                 | e information-<br>e: CADocume<br>me<br>ype of foil-<br>Standard foil<br>VLP/RTF<br>Ultra-low (HVI | nts and Setting<br>Oxide | 1s\shinaga\Deski<br>1<br>Surfac<br>F) Fil | topA Cali<br>Units<br>xe Ma<br>ide | e coefficient<br>.352113<br>s - um/pixel<br>gnification | 100<br>200<br>300 |         | Example        | Image |                        |
| Cal                                                 | OPEN                                                                                              |                          | CLEAR<br>New Image                        |                                    | About<br>Exit                                           | 400               | 100 200 | 300            | 400   | <u>хоиг</u><br>500 600 |
| Re                                                  | sults                                                                                             | Conferen                 | T                                         | Manaifiashian                      |                                                         | Au                |         | De um          | De un | Dura una               |
| 1                                                   | Oxide 1                                                                                           | Oxide                    | STD                                       | magnification<br>n/a               | 0.35                                                    | 4.11              | 10.90   | ка, um<br>2.66 | 4.79  | 2.00                   |
| 2                                                   |                                                                                                   |                          |                                           |                                    |                                                         |                   |         |                |       |                        |
| - T                                                 | J                                                                                                 |                          |                                           |                                    |                                                         |                   |         |                |       |                        |

## Cu Roughness Extraction Tool WHAT IS IT?

TPS

Neo 2012 0

#### An easy-to-use program...

- Based on public Matlab Runtime
- Runs under Win 7/XP/Vista, or Linux
- Input: JPG photo of a PCB x-section
- Either SEM or Optical Microscope photos
- Output: R<sub>a</sub>, R<sub>z</sub> and R<sub>rms</sub>

![](_page_28_Picture_0.jpeg)

# INPUT...

![](_page_28_Picture_2.jpeg)

![](_page_28_Picture_3.jpeg)

#### An X-section photo (JPG)...

![](_page_29_Picture_0.jpeg)

| Surface roughness profile extraction tool, v.1.0                                   |                                                            |                                                              |        |          |            |        |                       |  |
|------------------------------------------------------------------------------------|------------------------------------------------------------|--------------------------------------------------------------|--------|----------|------------|--------|-----------------------|--|
| EMC                                                                                | ENCLARATE ROUGHNESS PROFILE EXTRACTION TOOL<br>version 1.0 |                                                              |        |          |            |        |                       |  |
| File information<br>File: CADocuments and Settings<br>Name Oxide 1<br>Type of foil | Ashinaga\Desktop\                                          | ale coefficient<br>0.352113<br>ts - um/pixel<br>agnification | 100    |          | Example In | nage   |                       |  |
| OPEN                                                                               | O Oxide Foil CLEAR                                         | About                                                        | 300    |          |            |        |                       |  |
| Calculate results                                                                  | ew Image                                                   | Exit                                                         | 1      | 100 200  | 300        | 400 50 | 50 <i>0</i><br>20 600 |  |
| Results<br>Sample's name Surface                                                   | Type of foil Magnification                                 | Scale coefficient                                            | Ar. um | la r. um | Ra, um     | Rz. um | Rrms, um              |  |
| 1 Oxide 1 Oxide 5<br>2<br>3<br>4                                                   | STD n/a                                                    | 0.35                                                         | 4.11   | 10.90    | 2.66       | 4.79   | 2.00                  |  |

...Rz, Ra and Rrms

# Cu Roughness Extraction Tool *HOW DOES IT WORK?*

राष्ट्र 📀

APEX EXPO" 2012 CAN

![](_page_30_Figure_1.jpeg)

## How It Works

PO" 2012 CAN

TPS

![](_page_31_Picture_1.jpeg)

Start with an X-section JPG of a trace, or a plane layer...

![](_page_31_Picture_3.jpeg)

Enhance contrast as needed, then reduce contour (border) to a line of pixels

![](_page_31_Picture_5.jpeg)

## How It Works

Tps

2012

20

Use Matlab to translate pixels to X-Y coordinate data. Apply 'detrend' function to remove slope effects from x-section photos that are not level.

![](_page_32_Figure_2.jpeg)

## How It Works

TPS

CAN

**PO**<sup>\*\*</sup> 2012

# Data in X-Y coordinate form can now be used to extract Rz, Ra and Rrms.

![](_page_33_Figure_2.jpeg)

![](_page_34_Picture_0.jpeg)

User input: JPG micro-photograph of SEM or optical image. Embedded **Reference scale** preferred for accurate calculation of feature size.

![](_page_35_Picture_0.jpeg)

If the photo has no internal scale, the user can reference a feature, e.g. line width, taken from an off-line measurement. *However, this is less accurate than a scale bar*.

![](_page_36_Picture_0.jpeg)

Lacking even a line width measurement, the user can reference the nominal Cu foil weight, although this is the least accurate method as the actual thickness is usually lower than the nominal value, due to inner-layer processing.

![](_page_37_Picture_0.jpeg)

Program performs filtering to clean up optical artifacts and find boundary between Cu and surrounding resin, then creates a pixel map corresponding to perimeter.

![](_page_38_Picture_0.jpeg)

The image is forced to binary black/white so that the tool does not pick up non-homogeneous elements of the dielectric (glass bundles, filler particles).

#### Selection of Area for

![](_page_39_Picture_1.jpeg)

The user can select the particular surface to measure – top, bottom or entire perimeter, chosen according to the user's specific application, as follows:

## Case #1 – Full Perimeter

Tp3

Treatment side from foil maker

2012

![](_page_40_Picture_2.jpeg)

Oxide surface from fab shop

Program calculates a **composite roughness value** based on the <u>entire trace perimeter</u>, thus accounting for roughness induced by both Cu foil type and PCB shop oxide process. This case will be used by SI engineers to model roughness-induced conductor loss on a finished PCB.

![](_page_41_Picture_0.jpeg)

The user can validate that the Cu foil type complies to the fab spec (Standard, VLP, Ultra-low-profile) or BOM, and can also study differences in roughness between different makers of Cu foil. This case will be used by PCB shops, EMS providers and OEMs.

## Case #3 – Oxide Side Only

Tp3

2012

![](_page_42_Picture_1.jpeg)

Oxide surface from fab shop

The user can validate that the PCB shop's oxide process is producing the desired level of surface topography (roughness). This case might be used by PCB shops and their chemical suppliers for process control, and by OEMs/CMs to understand the level of roughness variation among multiple PCB suppliers.

TPS Extracting Rough arameters

![](_page_43_Figure_1.jpeg)

After capturing the selected area, the tool translates the pixel map into a Cartesian coordinate data plot.

## Extracting Roughness Parameters

![](_page_44_Figure_1.jpeg)

Peak/valley values from the coordinate data plot are then used to calculate numerical values of Ra, Rz, Rrms

## In Practice: OEM Proto Board

TP>

APEX EXPO" 2012

IPC

This board had unexpectedly high channel loss. VLP foil was specified.

How can use of the proper Cu foil be verified without destroying the PCB? Just cut off one corner !!

(Nonfunctional area of the PCB so board still remains usable)

## In Practice: OEM Proto Board

TPS

(PO" 2012 ON

The innerlayer planes extend to the edge of the board, so one can x-section them...

...then target the reference planes for the problem signal layer. *No need to cut into the problem trace itself and kill the board!* (The dielectric gap can also be verified at the same time)

![](_page_46_Picture_3.jpeg)

![](_page_47_Picture_0.jpeg)

True perimeter (left) is LONGER than the smooth, simple trapezoidal perimeter assumed by most SI modeling programs!

Since surface topography is identical in all axes, the ratio of actual:smooth length can be applied to find true vs. theoretical (smooth case) electrical length of the conductor.

![](_page_48_Picture_0.jpeg)

## **III. Validation**

IPC

# Profilometry)

A 3-D contour map of raw 1-oz Standard E.D. foil

A 3-D contour map of raw 1-oz Standard E.D. foil from laser profilometry of the treatment side: Peaks in red, valleys in blue

![](_page_50_Picture_0.jpeg)

## The laser profilometer data consists of a pixel map with X, Y and Z coordinates (hence, 3-D).

![](_page_50_Picture_2.jpeg)

We can take a "virtual X-section" (tomographic "slice") from the data in the X-Z or Y-Z planes, giving a 2-D representation of the surface.

![](_page_51_Picture_0.jpeg)

We can make any number of virtual 'cuts' through the data at arbitrary angles of rotation, then find the R-values, to show roughness is isotropic.

# APEX/hen does 2-D correlate to

A 2-D slice will not accurately represent a 3-D surface if it is too short in length, since the 2-D slice is statistically likely to miss true maxima (peaks) and minima (valleys). But, the correlation converges with increasing length.

![](_page_52_Picture_2.jpeg)

Based on the maximum feature size likely to be found on PCB Cu foil (Rz  $\approx$  9 µm), we can calculate the length at which the statistical delta converges to 1%. In this case, it is **about 350** µ and is of course shorter for smoother foils.

![](_page_53_Picture_0.jpeg)

## **IV. Next Steps**

IPC 3-12a Task Group This technique was introduced to the 3-12a Metallic Foils subcomittee at IPC/APEX 2011 for consideration as a potential future Test Method.

Interest was solicited regarding comparison to existing industry techniques for Cu foil roughness measurements; specifically:

# Contact (stylus) method (for rougher foils)

• IPC TM-650 2.2.17A.

TPS

CAN

**PO™ 2012** 

#### Non-contact techniques

 Any combination of Laser Profilometry, White-Light Interferometry and/or Atomic Force Microscopy

Correlation would be established by measuring raw foil

#### Variation

own Sources

User-induced variation:

Refactors

- Automatic scaling method: No variation (all users given same JPG input will yield same result)
- Manual scaling method: User imprecision in measurement of length of scale bar or other reference feature
- Quality of input JPG:
  - Contrast / illumination level
    - Only on optical photos; no issue w/ SEM
      - Quality (sharpness) of focus

## Quality of the X-section slug:

Refractor

 Quality of polishing (particularly on ultra-lowprofile foils)

known Sources

- Flatness and perpendicularity
  - Measured surface should be flat, not rounded at edges
  - Sample should be not be tilted w/ respect to measured surface
- Quality of resin-foil bond (no gap between resin and foil)

(Big picture) Is X-section representative?

- How uniform is foil (treatment side) roughness...
  - Across X-Y area, and on different layers, of PCB?
  - Between Cu foil manufacturing lots?

![](_page_57_Picture_0.jpeg)

Intellectual Property Following Gollosida Maytip 0 So study the test method...

TPS

**2**012 ™

The developers of this test method and software tool, Cisco Systems, Inc. and the Missouri University of Science and Technology, would release the software under an End-Use License Agreement, which:

- Allows open, industry-wide use with unrestricted distribution.
- Requires no payment of license or user

## Goal – Near-Term

TPS

Nev 2012 04

Following correlation and R&R studies, Cisco and MST will request the support of the 3-12a TG in placing this test method before the 7-11a or 7-11b Test Methods Task Group(s).

The end goal is adoption of the test method into IPC-TM-650 as 2.2.17B – Surface Roughness and Profile of Metallic Foils (Microsection Method).

#### Goal – Longer-Term Cisco's separate, longer-term goal is adoption into IPC-4562A of an additional roughness specification in Table 3-

TPZ

PO" 2012 CAN

1...

| Foil Profile                 | μin   | μm   |
|------------------------------|-------|------|
| S (Standard)                 | N/A   | N/A  |
| L (Low Profile)              | 10.2  | 400  |
| V (Very Low Profile)         | 5.1   | 200  |
| U (Ultra-Low Profile)        | 2.55* | 100* |
| X (No Treatment / Roughness) | N/A   | N/A  |

\* Notional; we would accept any value in the range of 50-125  $\mu m$ 

The 3-12a T.G. indicates that the primary roadblock to adopting a new lower-profile standard is the current <u>lack of a test method</u> with sufficient resolution. This new technique might provide a way forward.

![](_page_60_Picture_0.jpeg)

## 

TPS

![](_page_60_Picture_2.jpeg)

![](_page_60_Picture_3.jpeg)

## Thank you for your interest