

**IPC-9203** 

# Users Guide to IPC-9202 and the IPC-B-52 Standard Test Vehicle

Developed by the IPC Surface Insulation Resistance Task Group (5-32b) of the Cleaning and Coating Committee (5-30) of IPC

Users of this publication are encouraged to participate in the development of future revisions.

# Contact:

IPC 3000 Lakeside Drive, Suite 309S Bannockburn, Illinois 60015-1249 Tel 847615.7100 Fax 847615.7105 IPC-9203 May 2012

# **Table of Contents**

|                                       | <b>FOREWORD</b> 1                        | TABLES      |                                                 |
|---------------------------------------|------------------------------------------|-------------|-------------------------------------------------|
| 1                                     | INTRODUCTION                             | Table 3-1   | Bill of Materials for IPC-B-52 Test Assembly 12 |
| •                                     | INTRODUCTION                             | Table 4-1   | Voltage Gradients                               |
| 2                                     | APPLICABLE DOCUMENTS                     | Table 5-1   | IPC-B-52 Pinout                                 |
| 3                                     | THE IPC B-52 TEST VEHICLE                | FIGURES     |                                                 |
| 3.1                                   | The Main SIR Test Board                  | Figure 3-1  | IPC-B-52 Top Side                               |
| 3.2                                   | The Ion Chromatography (IC) test coupon4 | Figure 3-2  | IPC-B-52 Bottom Side                            |
| 3.3                                   | The Solder Mask Adhesion Coupons5        | Figure 3-3  | Assembled IPC-B-52                              |
| 3.4                                   | The SIR Mini – Coupons5                  | Figure 3-4  | Main SIR Board                                  |
| 3.5                                   | Test Patterns                            | Figure 3-5  | Ion Chromatography Coupon                       |
| 3.5.1                                 | Connector Patterns (1, 4, 16)            | Figure 3-6  | Solder Mask Adhesion Coupon                     |
| 3.5.2                                 | Capacitor Fields                         | Figure 3-7  | SIR Mini Coupon                                 |
| 3.5.3                                 | Large SMT Devices                        | -           | •                                               |
| 3.5.4                                 | IPC-B-52 Board Design Modifications      | Figure 3-8  | IPC-B-52 Pattern Diagram                        |
| 3.5.5                                 | Bill of Materials (BOM)12                | Figure 3-9  | J2 Connector                                    |
| 4                                     | <b>A WALK THROUGH OF IPC-9202</b>        | Figure 3-10 | J1/J2 Connector                                 |
| 4.1                                   | Test Conditions                          | Figure 3-11 | Pattern 4 SMT Connector                         |
| 4.1.1                                 | Testing at 85/85                         | Figure 3-12 | 0402 Cap Fields                                 |
| 4.2                                   | Test Duration                            | Figure 3-13 | 0805 Cap Fields8                                |
| 4.3                                   | Post SIR Visual Examination              | Figure 3-14 | 0603 Cap Fields                                 |
| 4.4                                   | ROSE Testing and SIR                     | Figure 3-15 | 1206 Cap Fields                                 |
|                                       |                                          | Figure 3-16 | BGA Pattern9                                    |
| 5                                     | OTHER USEFUL INFORMATION27               | Figure 3-17 | QFP160 Patterns                                 |
| 5.1                                   | Test Sample Identification               | Figure 3-18 | QFP80 Patterns                                  |
| 5.2                                   | Manufacturing Processes                  | -           | Open Patterns                                   |
| 5.3                                   | Test Sample Review                       | Figure 3-19 | •                                               |
| 5.4                                   | Testing for Electrical Shorts            | Figure 3-20 | SOIC16 Patterns                                 |
| 5.5                                   | Handling During Review                   | Figure 3-21 | Fiducials                                       |
| 5.6                                   | Storage until Ready for Test             | Figure 3-22 | Contact Fingers                                 |
| 5.7                                   | Packaging For Shipment                   | Figure 3-23 | IPC-B-52 BOM Diagram                            |
| 5.8                                   | When Test Runs Have Issues               | Figure 4-1  | Verification Card                               |
| <ul><li>5.8.1</li><li>5.8.2</li></ul> | Interrupted Tests                        | Figure 4-2  | SIR Differences in Environments                 |
| 5.8.3                                 | Premature Ending of the Test             |             |                                                 |
| 6                                     | FINAL THOUGHTS                           |             |                                                 |
|                                       |                                          |             |                                                 |

May 2012 IPC-9203

# Users Guide to IPC-9202 and the IPC-B-52 Standard Test Vehicle

## **FOREWORD**

The electronics manufacturing process is often very complex, with dozens of variables that impact the quality and reliability of the manufactured assemblies in the end use environment. Two of the important variables for consideration are the kinds of residues which remain on the electronic assembly and the effects that these residues have on reliability. These two variables are most often referred to in discussions on assembly "cleanliness". While there are several different ways to measure residues and their effects on electrical performance, the two most common approaches in the industry are ionic cleanliness testing, for determination of ionic residues, and surface insulation resistance (SIR) testing, for the evaluation of electrochemical failures in humid environments.

This document focuses on the IPC-B-52 standard test assembly and how it is used as an evaluation tool for electronics manufacturing processes from a "cleanliness" perspective.

### 1 INTRODUCTION

Of the various methods for the determination of ionic residues, the method of choice is ion chromatography, which determines both the type of ionic residue and the amount present. The IPC method for ion chromatography is IPC-TM-650, Method 2.3.28. For surface insulation resistance (SIR) testing, the most modern test method, involving frequent or continuous monitoring, is IPC-TM-650, Method 2.6.3.7.

The difficulty with any of these test methods is that there are no generic pass fail levels which can be levied against all test data to differentiate "good/acceptable" from "bad/unacceptable". There are far too many variables involved. What is acceptable for consumer electronics may be inadequate for life-sustaining medical equipment. High frequency assemblies may have different critical parameters than those for power supplies. Assemblies which function in the harsh environment of space may have different requirements than those which function in a harsh industrial gas atmosphere.

There are a variety of test vehicles in the electronics industry that have been used to examine materials compatibility or materials interactions, such as the IPC-B-24 standard test board used to examine SIR performance of fluxes and solder pastes. All of the available test boards leave something to be desired as there is often a dramatic difference in materials between these standard test vehicles and produced assemblies. As an example, the IPC-B-24 test board is a single sided, FR-4 laminate vehicle with no solder mask and bare copper metallization, and no through-holes. It is often a difficult task correlating the results from such a vehicle to an assembly made of polyimide laminate, liquid photoimageable solder mask, and mixed technology mounting pads, with immersion silver finish.

Consequently, a test vehicle was needed which could be used for both ion chromatography and SIR testing, that would be more representative of mainstream manufacturing materials and processes. The IEC-TB-57 test board, designed by the National Physical Laboratory and Gen3 System Ltd., both in the United Kingdom, was the result. In a subsequent effort between NPL, Gen 3, and Rockwell Collins, the IPC-B-52 test board, mirroring many of the features of the IEC-TB-57, was produced. As developmental work continued on the IPC-B-52 board, the IEC-TB-57 was modified accordingly, with a goal of having a world standard for process characterization and qualification. Version 8 of the IEC-TB-57 is identical to the IPC-B-52 standard test assembly.

The IPC-B-52 test vehicle can be used to evaluate and optimize a manufacturing process, or to provide objective evidence that a chosen manufacturing material set and manufacturing process are compatible, from a cleanliness standpoint. This latter use is often considered as a "process qualification", suitable for international specifications such as IPC J-STD-001 or IEC-1189-5. Such efforts are not trivial, and often an engineering analysis is required to determine the meaning of the resulting data set.

This Users Guide was developed to assist the process professional in evaluating a candidate manufacturing process and determining acceptability guidelines for that process. It has also been written as a companion document to IPC-9202.

# 2 APPLICABLE DOCUMENTS

2.1 IPC1

IPC-A-24-G Surface Insulation Resistance Artwork

IPC-A-52-G Cleanliness and Residue Evaluation Test Board Artwork

IPC-TR-467 Supporting Data and Numerical Examples for J-STD-001B (Control of Fluxes)

IPC-5704 Cleanliness Requirements for Unpopulated Printed Boards

<sup>1.</sup> www.ipc.org