## IPC/JEDEC J-STD-609A-2010 # **JEDEC** # Marking and Labeling of Components, PCBs and PCBAs to Identify Lead (Pb), Lead-Free (Pb-Free) and Other Attributes A joint standard developed by the Marking, Symbols and Labels for Identification of Assemblies, Components and Devices Task Group (4-34b) of the Materials Identification Subcommittee (4-34) and JEDEC Committee JC14.4 Quality Processes and Methods ### Supersedes: IPC/JEDEC J-STD-609 -May 2007 JESD97 - May 2004 IPC-1066 - January 2005 Users of this publication are encouraged to participate in the development of future revisions. Contact: ### **JEDEC** ### Solid State Technology Association 3103 North 10th Street, Suite 240-S Arlington, VA 22201-2107 Tel 703 907.0026 Fax 703 907.7501 ### IPC 3000 Lakeside Drive, Suite 309S Bannockburn, Illinois 60015-1249 Tel 847 615.7100 Fax 847 615.7105 # **Table of Contents** | 1 | SCOPE | . 1 | 5 | MARKING | CALABELING CATEGORIES | 5 | |-------|----------------------------------------------------------------|-----|-------|----------|--------------------------------------------------|----| | 1.1 | Purpose | . 1 | 5.1 | PCB Ba | se Material Categories | 5 | | 2 | REFERENCE DOCUMENTS | 1 | 5.1.1 | Halogen | -free Base Material | 5 | | 2.1 | IPC | | 5.2 | PCB Su | rface Finish Categories | 5 | | | | | | | nining | | | 2.2 | JEDEC | | 5.2.2 | Pb-free | | 5 | | 2.3 | IEC | | 5.3 | Second | (2 <sup>nd</sup> ) Level Interconnect Categories | 5 | | 2.4 | European Parliament | | 5.3.1 | Pb-conta | nining | 5 | | 2.5 | ANSI | . 2 | 5.3.2 | Pb-free | | 5 | | 3 | TERMS AND DEFINITIONS | . 2 | 5.4 | Conform | nal Coating Categories | 6 | | 3.1 | 2D code label (matrix) | . 2 | 6 | COMPON | ENT MARKING AND LABELING | 6 | | 3.2 | 2Li (or 2LI) | . 2 | 6.1 | Compon | ent Marking | 6 | | 3.3 | base materials | . 2 | 6.2 | Lowest | Level Shipping Container Labeling | 7 | | 3.4 | component | . 2 | 7 | PCB/ASS | EMBLY MARKING AND LABELING | 7 | | 3.5 | halogen-free board | . 2 | 7.1 | | arking | | | 3.6 | homogeneous material | . 2 | 7.1.1 | | ipping Container Labeling | | | 3.7 | intct (or INTCT) | . 2 | 7.2 | Assemb | ly Marking | 7 | | 3.8 | linear bar code label | . 2 | 7.2.1 | Assemb | ly Shipping Container Labeling | 7 | | 3.9 | material category | . 2 | 7.3 | Solder C | Category Marking Sequence | 7 | | 3.10 | maximum component temperature | . 2 | 7.4 | Location | 1 | 7 | | 3.11 | Pb-free; lead free | | 7.5 | Size | | 7 | | 3.12 | Pb-free symbol | | 7.6 | | | | | 3.13 | second (2 <sup>nd</sup> ) level interconnect | | 7.7 | | | | | 3.14 | second (2 <sup>nd</sup> ) level interconnect component label . | | 7.8 | | | | | 3.15 | second (2 <sup>nd</sup> ) level interconnect terminal finish | . 5 | 7.9 | _ | Sequence | | | 3.13 | or material | . 3 | 7.10 | Re-mark | ting Changes in PCBA Materials | 8 | | 4 | SYMBOLS, LABELS, AND MARKS | 3 | 8 | | AND/OR LABELING OF | | | 4.1 | Material Category Symbol | | | PCBs, AN | AINING COMPONENTS, ID PCB ASSEMBLIES | 8 | | | Size and Location | | 8.1 | | and Labeling of Components | | | | Color | | 8.2 | Marking | and Labeling of PCBs | 8 | | | Font | | 8.3 | Marking | and Labeling of PCB Assemblies | 8 | | 4.2 | Pb-free Symbol | | 9 | SUMMAR | Y OF MARKING AND LABELING | | | 4.3 | Second (2 <sup>nd</sup> ) Level Interconnect Component | | | | MENTS | 9 | | т.Ј | Label | | | endix A | Example Alloys and Associated | | | 4.3.1 | Size | . 4 | 1-1- | - " | Material Codes | 10 | | 4.3.2 | Color | . 4 | App | endix B | Material Code Flow Chart | 11 | IPC/JEDEC J-STD-609A-2010 March 2010 ### **Figures** | Figure 3-1 | Examples of Materials that Comprise the 2 <sup>nd</sup> Level Interconnect | 3 | | | | | |------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---|--|--|--|--| | Figure 4-1 | Example of Mark Indicating Material Category 2 and the Optional Circle, Ellipse, Underline or Parentheses | 3 | | | | | | Figure 4-2 | Pb-Free Symbol | 3 | | | | | | Figure 4-3 | Example of 2 <sup>nd</sup> Level Interconnect Component Label Indicating a Pb-Containing Material | 4 | | | | | | Figure 4-4 | Example of 2 <sup>nd</sup> Level Interconnect Component Label Indicating a Pb-Free e2 Material with a Maximum Component Temperature of 260°C | 4 | | | | | | Figure 4-5 | Example of 2 <sup>nd</sup> Level Interconnect Component Label Utilizing the Pb-free Symbol Indicating Both Pb-Free Material with Category and Maximum Component Temperature Indicated on an Adjacent Label | 4 | | | | | | Figure 6-1 | Example of Component Marking | 6 | | | | | | Figure 7-1 | Example of Board/Assembly Markings | 8 | | | | | | Tables | | | | | | | | Table 9-1 | Marking and Labeling Summary | 9 | | | | | March 2010 IPC/JEDEC J-STD-609A-2010 # Marking and Labeling of Components, PCBs and PCBAs to Identify Lead (Pb), Lead-Free (Pb-Free) and Other Attributes ### 1 SCOPE This standard applies to components and assemblies that contain Pb-free and Pb-containing solders and finishes. This standard describes the marking of components and the labeling of their shipping containers to identify their 2<sup>nd</sup> level terminal finish or material, and applies to components that are intended to be attached to boards or assemblies with solder or mechanical clamping or are press fit. This standard also applies to 2<sup>nd</sup> level terminal materials for bumped die that are used for direct board attach. This standard applies to boards/assemblies, to identify the type of Pb-free or Pb-containing solder used. This standard documents a method for identifying board surface finishes and Printed Circuit Board (PCB) resin systems. This standard applies to PCB base materials and for marking the type of conformal coating utilized on Printed Circuit Board Assemblies (PCBAs). Material and their containers previously marked or labeled according to JESD 97, IPC-1066, or previous versions of this standard need not be remarked unless agreed upon by the supplier and customer. Labeling of exterior surfaces of finished articles, such as computers, printers, servers, and the like, is outside the scope of this standard. However, internal PCBs and PCBAs are covered by this standard. Labeling of retail packages containing electronic products is also outside the scope of this standard. - **1.1 Purpose** This standard provides a marking and labeling system that aids in assembly, rework, repair and recycling and provides for the identification of: - 1) those assemblies that are assembled with Pb-containing or Pb-free solder; - 2) components that have Pb-containing or Pb-free 2<sup>nd</sup> level interconnect terminal finishes and materials; - 3) the maximum component temperature not to be exceeded during assembly or rework processing; - 4) the base materials used in the PCB construction, including those PCBs that use halogen-free resin; - 5) the surface finish of PCBs; and - 6) the conformal coating on PCBAs. ### **2 REFERENCE DOCUMENTS** ### 2.1 IPC1 **IPC-T-50** Terms and Definitions for Interconnecting and Packaging Electronic Circuits **IPC-CC-830** Qualification and Performance of Electrical Insulating Compound for Printed Wiring Assemblies (Conformal Coating) IPC-4101 Specification for Base Materials for Rigid and Multilayer Printed Boards ### 2.2 JEDEC<sup>2</sup> JESD88 JEDEC Dictionary of Terms for Solid State Technology ### 2.3 IEC3 **IEC 61249-2-21** Materials for printed boards and other interconnecting structures - Part 2-21: Reinforced base materials, clad and unclad - Non-halogenated epoxide woven E-glass reinforced laminated sheets of defined flammability (vertical burning test), copper-clad <sup>1.</sup> www.ipc.org <sup>2.</sup> www.jedec.org <sup>3.</sup> www.iec.ch