## IPC-A-600H-2010 # Acceptability of Printed Boards Developed by the IPC-A-600 Task Group (7-31a) of the Product Assurance Committee (7-30) of IPC ## Supersedes: IPC-A-600G - July 2004 IPC-A-600F - November 1999 Users of this publication are encouraged to participate in the development of future revisions. ## Contact: IPC 3000 Lakeside Drive, Suite 309S Bannockburn, Illinois 60015-1249 Tel 847 615.7100 Fax 847 615.7105 ## **Table of Contents** | Ackn | owledg | ment | i <b>2.</b> 7 | | l Contacts | | |------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------|------------------------------------------------------------------------------------------------------------------| | 1 | Introdu | ction | . 1 | 2.7.1 | Surface Plating – Plated Contacts | | | 1.1 | Scope | | . 1 | 2.7.1.1 | O | | | 1.2 | | e | | 2.7.2 | Burrs on Edge-Board Contacts | | | 1.3 | - | ch To This Document | 4 | 2.7.3 | Adhesion of Overplate | | | | | | 2.0 | | g | | | 1.4 | | ication | | 2.8.1 | Etched Marking | | | 1.5 | | ance Criteria | | 2.8.2 | Screened or Ink Stamped Marking | | | 1.6 | | able Documents | | | Mask | 46 | | | 1.6.1 | IPC | . 3 | 2.9.1 | Coverage Over Conductors (Skip Coverage) | 17 | | | 1.6.2 | American Society of Mechanical Engineers | 3 | 2.9.2 | Registration to Holes (All Finishes) | | | 17 | Dimons | | | 2.9.3 | Registration to Other Conductive | 0 | | 1.7 | Dimensions and Tolerances | | | 2.0.0 | Patterns | 49 | | 1.8 | | and Definitions | | 2.9.3.1 | Ball Grid Array (Solder Mask- | | | 1.9 | Revision Level Changes | | | | Defined Lands) | 50 | | 1.10 | Workm | anship | . 3 | 2.9.3.2 | Ball Grid Array (Copper-Defined | | | 2 | Externa | ally Observable Characteristics | . 4 | | Lands) | 51 | | 2.1 | Printed | Board Edges | . 4 | 2.9.3.3 | Ball Grid Array (Solder Dam) | 52 | | | 2.1.1 | Burrs | . 4 | 2.9.4 | Blisters/Delamination | 53 | | | | Nonmetallic Burrs | | 2.9.5 | Adhesion (Flaking or Peeling) | 55 | | | | Metallic Burrs | | 2.9.6 | Waves/Wrinkles/Ripples | 56 | | | 2.1.2 | Nicks | | 2.9.7 | Tenting (Via Holes) | 57 | | | 2.1.3 | Haloing | . 8 | 2.9.8 | Soda Strawing | 58 | | | | | | | | | | 2.2 | | laterial Surface | 2. | 0 Pattern | Definition – Dimensional | . 60 | | 2.2 | 2.2.1 | Weave Exposure | 10 | 2.10.1 | Conductor Width and Spacing | 60 | | 2.2 | 2.2.1<br>2.2.2 | Weave Exposure | 10<br>11 | 2.10.1 | | 60 | | 2.2 | 2.2.1<br>2.2.2<br>2.2.3 | Weave Exposure | 10<br>11<br>12 | 2.10.1<br>2.10.1.<br>2.10.1. | Conductor Width and Spacing | 60 | | | 2.2.1<br>2.2.2<br>2.2.3<br>2.2.4 | Weave Exposure Weave Texture Exposed/Disrupted Fibers Pits and Voids | 10<br>11<br>12<br>13 | 2.10.1<br>2.10.1.<br>2.10.1. | Conductor Width and Spacing | 60<br>61<br>62 | | 2.2 | 2.2.1<br>2.2.2<br>2.2.3<br>2.2.4<br>Base M | Weave Exposure Weave Texture Exposed/Disrupted Fibers Pits and Voids laterial Subsurface | 10<br>11<br>12<br>13 | 2.10.1<br>2.10.1.<br>2.10.1.<br>2.10.2 | Conductor Width and Spacing | 60<br>61<br>62 | | | 2.2.1<br>2.2.2<br>2.2.3<br>2.2.4<br><b>Base M</b><br>2.3.1 | Weave Exposure Weave Texture Exposed/Disrupted Fibers Pits and Voids laterial Subsurface Measling | 10<br>11<br>12<br>13<br>14 | 2.10.1<br>2.10.1.<br>2.10.1.<br>2.10.2 | Conductor Width and Spacing | 60<br>61<br>62<br>63 | | | 2.2.1<br>2.2.2<br>2.2.3<br>2.2.4<br><b>Base M</b><br>2.3.1<br>2.3.2 | Weave Exposure Weave Texture Exposed/Disrupted Fibers Pits and Voids laterial Subsurface Measling Crazing | 10<br>11<br>12<br>13<br>14<br>17 | 2.10.1<br>2.10.1.<br>2.10.1.<br>2.10.2<br>2.10.3 | Conductor Width and Spacing | 60<br>61<br>62<br>63 | | | 2.2.1<br>2.2.2<br>2.2.3<br>2.2.4<br><b>Base M</b><br>2.3.1<br>2.3.2<br>2.3.3 | Weave Exposure Weave Texture Exposed/Disrupted Fibers Pits and Voids Interial Subsurface Measling Crazing Delamination/Blister | 10<br>11<br>12<br>13<br>14<br>17<br>18 | 2.10.1<br>2.10.1.<br>2.10.1.<br>2.10.2<br>2.10.3 | Conductor Width and Spacing | 60<br>61<br>62<br>63<br>64 | | | 2.2.1<br>2.2.2<br>2.2.3<br>2.2.4<br><b>Base M</b><br>2.3.1<br>2.3.2<br>2.3.3<br>2.3.4 | Weave Exposure Weave Texture Exposed/Disrupted Fibers Pits and Voids laterial Subsurface Measling Crazing Delamination/Blister Foreign Inclusions | 10<br>11<br>12<br>13<br>14<br>17<br>18<br>20 | 2.10.1<br>2.10.1.<br>2.10.2<br>2.10.3<br>2.10.4 | Conductor Width and Spacing | 60<br>61<br>62<br>63<br>64<br>66 | | | 2.2.1<br>2.2.2<br>2.2.3<br>2.2.4<br><b>Base M</b><br>2.3.1<br>2.3.2<br>2.3.3<br>2.3.4<br><b>Solder</b> | Weave Exposure Weave Texture Exposed/Disrupted Fibers Pits and Voids laterial Subsurface Measling Crazing Delamination/Blister Foreign Inclusions Coatings and Fused Tin Lead | 10<br>11<br>12<br>13<br>14<br>17<br>18<br>20<br>22<br>24 | 2.10.1<br>2.10.1.<br>2.10.2<br>2.10.3<br>2.10.4 | Conductor Width and Spacing | 60<br>61<br>62<br>63<br>64<br>66<br>67 | | 2.3 | 2.2.1<br>2.2.2<br>2.2.3<br>2.2.4<br><b>Base M</b><br>2.3.1<br>2.3.2<br>2.3.3<br>2.3.4<br><b>Solder</b><br>2.4.1 | Weave Exposure Weave Texture Exposed/Disrupted Fibers Pits and Voids laterial Subsurface Measling Crazing Delamination/Blister Foreign Inclusions Coatings and Fused Tin Lead Nonwetting | 10<br>11<br>12<br>13<br>14<br>17<br>18<br>20<br>22<br>24<br>24<br>24<br>3 | 2.10.1<br>2.10.1.<br>2.10.2<br>2.10.3<br>2.10.4 | Conductor Width and Spacing | 60<br>61<br>62<br>63<br>64<br>66<br>67 | | 2.3 | 2.2.1<br>2.2.2<br>2.2.3<br>2.2.4<br><b>Base M</b><br>2.3.1<br>2.3.2<br>2.3.3<br>2.3.4<br><b>Solder</b><br>2.4.1<br>2.4.2 | Weave Exposure Weave Texture Exposed/Disrupted Fibers Pits and Voids laterial Subsurface Measling Crazing Delamination/Blister Foreign Inclusions Coatings and Fused Tin Lead Nonwetting Dewetting | 10<br>11<br>12<br>13<br>14<br>17<br>18<br>20<br>22<br>24<br>24<br>24<br>3<br>25<br>3.1 | 2.10.1<br>2.10.1.<br>2.10.2<br>2.10.3<br>2.10.4<br><b>1 Flatnes</b><br>Interna | Conductor Width and Spacing | 60<br>61<br>62<br>63<br>64<br>66<br>. 67 | | 2.3 | 2.2.1<br>2.2.2<br>2.2.3<br>2.2.4<br><b>Base M</b><br>2.3.1<br>2.3.2<br>2.3.3<br>2.3.4<br><b>Solder</b><br>2.4.1<br>2.4.2<br><b>Holes -</b> | Weave Exposure Weave Texture Exposed/Disrupted Fibers Pits and Voids laterial Subsurface Measling Crazing Delamination/Blister Foreign Inclusions Coatings and Fused Tin Lead Nonwetting Dewetting Plated-Through – General | 10<br>11<br>12<br>13<br>14<br>17<br>18<br>20<br>22<br>24<br>24<br>23<br>25<br>3.5 | 2.10.1<br>2.10.1.<br>2.10.2<br>2.10.3<br>2.10.4<br><b>1 Flatnes</b><br>Interna | Conductor Width and Spacing | 60<br>61<br>62<br>63<br>64<br>66<br>67<br>69 | | 2.3<br>2.4 | 2.2.1<br>2.2.2<br>2.2.3<br>2.2.4<br><b>Base M</b><br>2.3.1<br>2.3.2<br>2.3.3<br>2.3.4<br><b>Solder</b><br>2.4.1<br>2.4.2<br><b>Holes</b> - | Weave Exposure Weave Texture Exposed/Disrupted Fibers Pits and Voids Interial Subsurface Measling Crazing Delamination/Blister Foreign Inclusions Coatings and Fused Tin Lead Nonwetting Dewetting Plated-Through – General Nodules/Burrs | 10<br>11<br>12<br>13<br>14<br>17<br>18<br>20<br>22<br>24<br>24<br>3<br>25<br>3.1 | 2.10.1 2.10.1. 2.10.2 2.10.3 2.10.4 1 Flatnes Interna Dielect 3.1.1 | Conductor Width and Spacing | 60<br>61<br>62<br>63<br>64<br>66<br>. 67<br>. 69<br>. 70 | | 2.3<br>2.4 | 2.2.1<br>2.2.2<br>2.2.3<br>2.2.4<br><b>Base M</b><br>2.3.1<br>2.3.2<br>2.3.3<br>2.3.4<br><b>Solder</b><br>2.4.1<br>2.4.2<br><b>Holes</b> -<br>2.5.1<br>2.5.2 | Weave Exposure Weave Texture Exposed/Disrupted Fibers Pits and Voids laterial Subsurface Measling Crazing Delamination/Blister Foreign Inclusions Coatings and Fused Tin Lead Nonwetting Dewetting Plated-Through – General Nodules/Burrs Pink Ring | 10<br>11<br>12<br>13<br>14<br>17<br>18<br>20<br>22<br>24<br>24<br>23<br>25<br>3.1<br>27<br>27 | 2.10.1<br>2.10.1.<br>2.10.2<br>2.10.3<br>2.10.4<br><b>1 Flatnes</b><br>Interna<br>Dielect<br>3.1.1<br>3.1.2 | Conductor Width and Spacing | 60<br>61<br>62<br>63<br>64<br>66<br>. 67<br>. 69<br>. 70 | | 2.3<br>2.4 | 2.2.1<br>2.2.2<br>2.2.3<br>2.2.4<br><b>Base M</b><br>2.3.1<br>2.3.2<br>2.3.3<br>2.3.4<br><b>Solder</b><br>2.4.1<br>2.4.2<br><b>Holes</b> -<br>2.5.1<br>2.5.2<br>2.5.3 | Weave Exposure Weave Texture Exposed/Disrupted Fibers Pits and Voids laterial Subsurface Measling Crazing Delamination/Blister Foreign Inclusions Coatings and Fused Tin Lead Nonwetting Dewetting Dewetting - Plated-Through – General Nodules/Burrs Pink Ring Voids – Copper Plating | 10<br>11<br>12<br>13<br>14<br>17<br>18<br>20<br>22<br>24<br>22<br>24<br>25<br>27<br>27<br>28<br>29 | 2.10.1 2.10.1. 2.10.2 2.10.3 2.10.4 1 Flatnes Interna Dielect 3.1.1 | Conductor Width and Spacing | 60<br>61<br>62<br>63<br>64<br>66<br>. 67<br>. 69<br>. 70 | | 2.3<br>2.4 | 2.2.1<br>2.2.2<br>2.2.3<br>2.2.4<br><b>Base M</b><br>2.3.1<br>2.3.2<br>2.3.3<br>2.3.4<br><b>Solder</b><br>2.4.1<br>2.4.2<br><b>Holes</b> -<br>2.5.1<br>2.5.2<br>2.5.3<br>2.5.4 | Weave Exposure Weave Texture Exposed/Disrupted Fibers Pits and Voids Interial Subsurface Measling Crazing Delamination/Blister Foreign Inclusions Coatings and Fused Tin Lead Nonwetting Dewetting Plated-Through – General Nodules/Burrs Pink Ring Voids – Copper Plating Voids – Finished Coating | 10<br>11<br>12<br>13<br>14<br>17<br>18<br>20<br>22<br>24<br>23<br>25<br>27<br>27<br>28<br>29<br>30 | 2.10.1 2.10.1. 2.10.2 2.10.3 2.10.4 1 Flatnes Interna Dielect 3.1.1 3.1.2 3.1.3 | Conductor Width and Spacing | 60<br>61<br>62<br>63<br>64<br>66<br>. 67<br>. 70<br>. 70<br>. 72 | | 2.3<br>2.4 | 2.2.1<br>2.2.2<br>2.2.3<br>2.2.4<br><b>Base M</b><br>2.3.1<br>2.3.2<br>2.3.3<br>2.3.4<br><b>Solder</b><br>2.4.1<br>2.4.2<br><b>Holes</b> -<br>2.5.1<br>2.5.2<br>2.5.3<br>2.5.4<br>2.5.5 | Weave Exposure Weave Texture Exposed/Disrupted Fibers Pits and Voids laterial Subsurface Measling Crazing Delamination/Blister Foreign Inclusions Coatings and Fused Tin Lead Nonwetting Dewetting Plated-Through – General Nodules/Burrs Pink Ring Voids – Copper Plating Voids – Finished Coating Lifted Lands – (Visual) | 10<br>11<br>12<br>13<br>14<br>17<br>18<br>20<br>22<br>24<br>23<br>25<br>27<br>27<br>28<br>29<br>30 | 2.10.1<br>2.10.1.<br>2.10.2<br>2.10.3<br>2.10.4<br><b>1 Flatnes</b><br>Interna<br>Dielect<br>3.1.1<br>3.1.2<br>3.1.3 | Conductor Width and Spacing | 60<br>61<br>62<br>63<br>64<br>66<br>. 67<br>. 69<br>. 70 | | 2.3<br>2.4 | 2.2.1<br>2.2.2<br>2.2.3<br>2.2.4<br><b>Base M</b><br>2.3.1<br>2.3.2<br>2.3.3<br>2.3.4<br><b>Solder</b><br>2.4.1<br>2.4.2<br><b>Holes</b> -<br>2.5.1<br>2.5.2<br>2.5.3<br>2.5.4 | Weave Exposure Weave Texture Exposed/Disrupted Fibers Pits and Voids laterial Subsurface Measling Crazing Delamination/Blister Foreign Inclusions Coatings and Fused Tin Lead Nonwetting Dewetting Plated-Through – General Nodules/Burrs Pink Ring Voids – Copper Plating Voids – Finished Coating Lifted Lands – (Visual) Cap Plating of Filled Holes – | 10<br>11<br>12<br>13<br>14<br>17<br>18<br>20<br>22<br>24<br>23<br>25<br>27<br>27<br>28<br>29<br>30<br>31 | 2.10.1<br>2.10.1.<br>2.10.2<br>2.10.3<br>2.10.4<br><b>1 Flatnes</b><br>Interna<br>Dielect<br>3.1.1<br>3.1.2<br>3.1.3<br>3.1.4<br>3.1.5 | Conductor Width and Spacing | 60<br>61<br>62<br>63<br>64<br>66<br>. 67<br>. 70<br>. 70<br>. 72<br>. 73<br>. 74<br>. 75 | | 2.4<br>2.5 | 2.2.1<br>2.2.2<br>2.2.3<br>2.2.4<br><b>Base M</b><br>2.3.1<br>2.3.2<br>2.3.3<br>2.3.4<br><b>Solder</b><br>2.4.1<br>2.4.2<br><b>Holes -</b><br>2.5.1<br>2.5.2<br>2.5.3<br>2.5.4<br>2.5.5<br>2.5.6 | Weave Exposure Weave Texture Exposed/Disrupted Fibers Pits and Voids laterial Subsurface Measling Crazing Delamination/Blister Foreign Inclusions Coatings and Fused Tin Lead Nonwetting Dewetting Plated-Through – General Nodules/Burrs Pink Ring Voids – Copper Plating Voids – Finished Coating Lifted Lands – (Visual) Cap Plating of Filled Holes – (Visual) | 10<br>11<br>12<br>13<br>14<br>17<br>18<br>20<br>22<br>24<br>24<br>23<br>25<br>27<br>27<br>28<br>29<br>30<br>31 | 2.10.1<br>2.10.1.<br>2.10.2<br>2.10.3<br>2.10.4<br><b>1 Flatnes</b> Interna Dielect 3.1.1 3.1.2 3.1.3 3.1.4 3.1.5 3.1.5.1 | Conductor Width and Spacing | 60<br>61<br>62<br>63<br>64<br>66<br>. 67<br>. 69<br>. 70<br>. 70<br>. 72<br>. 73<br>. 74<br>. 75<br>. 76 | | 2.3<br>2.4 | 2.2.1<br>2.2.2<br>2.2.3<br>2.2.4<br><b>Base M</b><br>2.3.1<br>2.3.2<br>2.3.3<br>2.3.4<br><b>Solder</b><br>2.4.1<br>2.4.2<br><b>Holes -</b><br>2.5.1<br>2.5.2<br>2.5.3<br>2.5.4<br>2.5.5<br>2.5.6 | Weave Exposure Weave Texture Exposed/Disrupted Fibers Pits and Voids laterial Subsurface Measling Crazing Delamination/Blister Foreign Inclusions Coatings and Fused Tin Lead Nonwetting Dewetting Plated-Through – General Nodules/Burrs Pink Ring Voids – Copper Plating Voids – Finished Coating Lifted Lands – (Visual) Cap Plating of Filled Holes – | 10<br>11<br>12<br>13<br>14<br>17<br>18<br>20<br>22<br>24<br>23<br>25<br>3.1<br>27<br>27<br>28<br>29<br>30<br>31<br>32<br>34 | 2.10.1<br>2.10.1.<br>2.10.2<br>2.10.3<br>2.10.4<br><b>1 Flatnes</b> Interna Dielect 3.1.1 3.1.2 3.1.3 3.1.4 3.1.5 3.1.5.1 | Conductor Width and Spacing | 60<br>61<br>62<br>63<br>64<br>66<br>. 67<br>. 70<br>. 70<br>. 70<br>. 72<br>. 73<br>. 74<br>. 75<br>. 76<br>. 78 | # **Table of Contents (cont.)** | | 3.1.7 | Dielectric Material, Clearance, | | 4.1.2 | Coverlay/Covercoat Coverage - | | |-----|----------------------------------|------------------------------------------------|-----|--------------------------------------|-------------------------------------|-------| | | | Metal Plane for Supported Holes 81 | | | Adhesives | . 124 | | | 3.1.8 | Layer-to-Layer Spacing 82 | | 4.1.2.1 | Adhesive Squeeze-Out – | | | | 3.1.9 | Resin Recession 83 | | | Land Area | . 124 | | | 3.1.10 | | | 4.1.2.2 | Adhesive Squeeze-Out - | | | | | Separation (Hole Wall Pullaway) 84 | | | Foil Surface | . 125 | | 3.2 | Conductive Patterns – General 85 | | | 4.1.3 | Access Hole Registration for | | | | 3.2.1 | Etching Characteristics 86 | | | Coverlay and Stiffeners | . 126 | | | 3.2.2 | Print and Etch 88 | | 4.1.4 | Plating Defects | . 127 | | | 3.2.3 | Surface Conductor Thickness | | 4.1.5 | Stiffener Bonding | . 128 | | | | (Foil Plus Plating)89 | | 4.1.6 | Transition Zone, Rigid Area to | | | | 3.2.4 | Foil Thickness - Internal Layers 90 | | | Flexible Area | . 129 | | 3.3 | | Through Holes - General 91 | | 4.1.7 | Solder Wicking/Plating | | | | 3.3.1 | Annular Ring - Internal Layers 93 | | | Penetration Under Coverlay | . 130 | | | 3.3.2 | Lifted Lands – (Cross-Sections) 95 | | 4.1.8 | Laminate Integrity | . 131 | | | 3.3.3 | Foil Crack - (Internal Foil) | | 4.1.8.1 | Laminate Integrity – Flexible | | | | | "C" Crack 96 | | | Printed Board | . 132 | | | 3.3.4 | Foil Crack (External Foil) | | 4.1.8.2 | Laminate Integrity - Rigid-Flex | | | | 3.3.5 | Plating Crack (Barrel) "E" Crack 98 | | | Printed Board | . 133 | | | 3.3.6 | Plating Crack – (Corner) "F" Crack 99 | | 4.1.9 | Etchback (Type 3 and | | | | 3.3.7 | Plating Nodules | | | Type 4 Only) | . 134 | | | 3.3.8 | Copper Plating Thickness – | | 4.1.10 | Smear Removal (Type 3 and | | | | 0.00 | Hole Wall | | | 4 Only) | . 135 | | | 3.3.9 | Copper Wrap Plating | | 4.1.11 | Trimmed Edges/Edge | | | | 3.3.10 | Plating Voids | | | Delamination | . 136 | | | 3.3.11 | Solder Coating Thickness (Only When Specified) | | 4.1.12 | Fold/Bend Marks | . 138 | | | 3 3 10 | Solder Mask Thickness | | 4.1.13 | Silver Film Integrity | . 139 | | | | Wicking | 4.2 | Metal C | Core Printed Boards | . 141 | | | | 1 Wicking, Clearance Holes | | 4.2.1 | Type Classifications | . 142 | | | | Innerlayer Separation – Vertical | | 4.2.2 | Spacing Laminated Type | | | | 0.0 | (Axial) Microsection | | 4.2.3 | Insulation Thickness, Insulated | | | | 3.3.15 | Innerlayer Separation – Horizontal | | 7.2.0 | Metal Substrate | . 144 | | | | (Transverse) Microsection 110 | | 4.2.4 | Insulation Material Fill, Laminated | | | | 3.3.16 | Material Fill of Blind and | | 7.2.7 | Type Metal Core | . 145 | | | | Buried Vias111 | | 4.2.5 | Cracks in Insulation Material Fill, | | | | 3.3.17 | Cap Plating of Filled Holes 113 | | 7.2.0 | Laminated Type | 146 | | 3.4 | Plated- | Through Holes - Drilled 115 | | 4.2.6 | Core Bond to Plated-Through | | | | 3.4.1 | Burrs 116 | | 4.2.0 | Hole Wall | 147 | | | 3.4.2 | Nailheading117 | 4.2 | Eluch F | Printed Boards | | | 3.5 | Plated- | Through Holes - Punched 118 | 4.3 | | | | | | 3.5.1 Roughness and Nodules 119 | | | 4.3.1 Flushness of Surface Conductor | | | | | 3.5.2 | Flare 120 | 5 | Cleanli | ness Testing | . 149 | | 4 | Miscell | <b>aneous</b> 121 | 5.1 | Soldera | ability Testing | . 150 | | 4.1 | | e and Rigid-Flex Printed Boards 122 | | 5.1.1 | Plated-Through Holes (Applicable | | | | 4.1.1 | Coverlay Coverage - Coverfilm | | | to Test C/C1) | . 151 | | | | Separations | 5.2 | Electric | cal Integrity | . 152 | ## Introduction #### 1.1 SCOPE This document describes the preferred, acceptable, and non-conforming conditions that are either externally or internally observable on printed boards. It represents the visual interpretation of minimum requirements set forth in various printed board specifications, e.g.; IPC-6010 series, J-STD-003, etc. #### 1.2 PURPOSE The visual illustrations in this document portray specific criteria of the requirements of current IPC specifications. In order to properly apply and use the content of this document, the printed board should comply with the design requirements of the applicable IPC-2220 series document and the performance requirements of the applicable IPC-6010 series document. In the event the printed board does not comply with these or equivalent requirements, then the acceptance criteria should be as agreed between user and supplier (AABUS). ### 1.3 APPROACH TO THIS DOCUMENT Characteristics are divided into two general groups: - Externally Observable (section 2) - Internally Observable (section 3) "Externally observable" conditions are those features or imperfections which can be seen and evaluated on or from the exterior surface of the board. In some cases, such as voids or blisters, the actual condition is an internal phenomenon and is detectable from the exterior. "Internally observable" conditions are those features or imperfections that require microsectioning of the specimen or other forms of conditioning for detection and evaluation. In some cases, these features may be visible from the exterior and require microsectioning in order to assess acceptability requirements. Specimens should be illuminated during evaluation to the extent needed for effective examination. The illumination should be such that no shadow falls on the area of interest except those shadows caused by the specimen itself. It is recommended that polarization and/or dark field illumination be employed to prevent glare during the examination of highly reflective materials. The illustrations in this document portray specific criteria relating to the heading and subheading of each page, with brief descriptions of the acceptable and nonconforming conditions for each product class. (See 1.4.) The visual quality acceptance criteria are intended to provide proper tools for the evaluation of visual anomalies. The illustrations and photographs in each situation are related to specific requirements. The characteristics addressed are those that can be evaluated by visual observation and/or measurement of visually observable features. Supported by appropriate user requirements, this document should provide effective visual criteria to quality assurance and manufacturing personnel. This document cannot cover all of the reliability concerns encountered in the printed board industry; therefore, attributes not addressed in this issue **shall** be AABUS. The value of this document lies in its use as a baseline document that may be modified by expansions, exceptions, and variations which may be appropriate for specific applications. When making accept and/or reject decisions, the awareness of documentation precedence must be maintained. This document is a tool for observing how a product may deviate due to variation in processes. Refer to IPC-9191. IPC-A-600 provides a useful tool for understanding and interpreting Automated Inspection Technology (AIT) results. AIT may be applicable to the evaluation of many of the dimensional characteristics illustrated in this document. #### 1.4 CLASSIFICATION This standard recognizes that electrical and electronic products are subject to classifications by intended end-item use. Three general end-product classes have been established to reflect differences in producibility, complexity, functional performance requirements, and verification (inspection/test) frequency. It should be recognized that there may be overlaps of product between classes. Process Indicator imperfections are permitted and are deliverable. The user is responsible for defining the product class. The procurement documentation package **shall** state the product class and any exceptions to specific parameters, where appropriate. Criteria defined in this document reflect three classes, which are as follows: **Class 1** — Includes limited life products suitable for applications where the requirement is function of the completed product. **Class 2** — Includes products where continued performance and extended life is required, and for which uninterrupted service is desired but not critical. **Class 3** — Includes products where continued high performance or performance-on-demand is critical, product downtime cannot be tolerated, and the product must function when required.